Part Number Hot Search : 
LSJ507 ZXGD310 AP1641 TH212S WJ2C48 15800 25ETTS MATCHED
Product Description
Full Text Search
 

To Download EVB-EN5329QI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  enpirion ? power datasheet en5329qi 2a powersoc low profile synchronous buck dc - dc converter with integrated inductor description the en 5329qi is a highly integrated, low profile , high ly efficien t , 2 a synchronous buck power system on a chip ( powersoc tm ) . the device features an advance integrated inductor, integrated mosfets, a pwm voltage - mode controller, and internal compensation providing the smallest possible solution size. the en532 9qi is a member of the en53x9qi family of pin compatible and interchangeable devices. the pin compa tibility enables an easy to use scalable family of products covering the load range from 1.5a up to 3a in a low profile 4mm x 6mm x 1.1mm qfn package. the en 5329 qi operates at high switching frequency and allows for the use of tiny mlcc capacitors. it also enables a very wide control loop bandwidth providing excellent transient performance and reduced output impedance. the internal compensation is designed for unconditional stability across all operating c onditions. altera?s enpirion integrated inductor solution significantly helps to reduce noise. the complete power converter solution enhances productivity by offering greatly simplified board design, layout an d manufacturing requirements. a l tera?s enpirion products are rohs compliant and lead - free manufacturing environment compatible. features ? integrated inductor ? solution footprint as small as 50 mm 2 ? low profile, 1.1mm ? high reliability solution: 42,000 years mt bf ? high efficiency, u p to 95 % ? low output ripple voltage; < 5mv p-p typical ? 2.4 v to 5.5 v input voltage range ? 2 a continuous output current capability ? pin compatible w/ en5319 1.5a and en5339 3a ? output enable and power ok signal ? under voltage lockout, over current, short circuit, and thermal protection ? rohs compliant; halogen free; 260c reflow applications ? applications with low profile requirement such as ssd and embedded computing ? san/nas accelerator a ppliance s ? fpga, assp, pld, asic, and processors noise sensitive applications en5329qi vout pvin agnd v in pok tst0 tst1 tst2 enable avin pgnd c in 22f c out 2x 22f or 1x 47f 100k v out pgnd ra rb vfb pok ca 1f figure 1 . simplified applications circuit figure 2. hig hest efficiency in smallest solution size 0 10 20 30 40 50 60 70 80 90 100 0 0.5 1 1.5 2 efficiency (%) output current (a) efficiency vs. output current vout = 2.5v vout = 1.2v conditions vin = 3.3v actual solution size 50mm 2 1 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi ordering information part number package markings temp rating (c) package description en 5329 qi en 5329 - 40 to +85 24 - pin ( 4m m x 6m m x 1.1 mm) qfn t&r evb - en 5329 qi en 5329 qfn evaluation board packing and marking information : www.altera.com/support/reliability/packing/rel - packing - and- marking.html pin assignments (top view) nc(sw) nc(sw) nc(sw) nc(sw) nc(sw) pgnd pgnd vout vout vout vout pgnd pgnd nc vfb agnd avin pok enable pvin pvin 26 pgnd 25 pgnd 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 181920 21 22 2324 keep-out keep-out tst2 tst1 tst0 figure 3 : pin out diagram (top view) note a : nc pins are not to be electrically connected to each other or to any external signal, ground, or voltage. however, they must be soldered to the pcb. failure to follow this guideline may result in part malfunction or damage. note b : grey area highlights exposed metal on the bottom of the package that is not to be mechanically or electrically connected to the pcb. there should be no traces on pcb top layer under these keep out areas. note c : white ?dot? on top left is pin 1 indicator on top of the device package . pin description pin name function 1, 21 - 24 nc(sw) no connect: these pins are internally connected to the common switching node of the internal mosfets. they must be soldered to pcb but not be electrically connected to any external signal, ground, or voltage. failure to follow this guideline may result in device damage. 2- 3, 8 -9 pgnd input and o utput power ground. connect these pins to the ground electrode of the input and output filter capacitors. see vout , pvin descriptions and layout recommendation for more details. 4-7 vout regulated converter output. connect to the load and place output filter capacitor(s) between these pins and pgnd pins 8 a nd 9 . see layout recommendation for details 10 tst2 test pin. for altera internal use only. connect to avin at all times. 11 tst1 test pin. for altera internal use only. connect to avin at all times. 2 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi pin name function 12 tst0 test pin. for altera internal use only. connect to avin at all times. 13 nc no connect: th is pin must be soldered to pcb but not electrically connected to any other pin or to any external signal, voltage, or ground. th is pin may be connected internally. failure to follow thi s guideline may result in device damage. 14 vfb this is the e xternal f eedback input pin. a resistor divider connects from the output to agnd. the mid - point of the resistor divider is connected to vfb. a feed - forward capacitor is required parallel to the upper feedback resistor (r a ). the output voltage regulation is based on the vfb node voltage equal to 0 .600v . 15 agnd the quiet ground for the control circuits . connect to the ground plane with a via right next to the pin. 16 avin analog input voltage for the control circuits. connect this pin to the input power supply (pvin) at a quiet point. decouple with a 1uf capacitor to agnd. 17 pok pok is an open drain output. refer to power ok section for details. leave pok open if unused. 18 enable output enable. a logic high level on this pin enables the output and initiates a soft - start . a logic low signal disables the output and discharges the output to gnd. this pin must not be left floating. 19- 20 pvin input power supply. connect to input power supply and place input filter capacitor(s) between these pins and pgnd pins 2 to 3. 25,26 pgnd not a perimeter pin. device thermal pad to be connected to the system gnd plane for heat - sinking purposes. see layout recommendation section. 3 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi absolute maximum ratings caution : absolute maximum ratings are stress ratings only. functional operation beyond the recommended operating conditions is not implied. stress beyond the absolute maximum ratings may impair device life. exposure to absolute max imum rated conditions for extended periods may affect device reliability. param eter sym bol min m ax units voltages on : pvin, avin, vout - 0.3 6.5 v voltages on: en able, pok, tst0, tst1, tst2 - 0.3 v in +0.3 v voltages on: vfb - 0.3 2. 7 v storage temperature range t stg - 65 150 c maximum operating junction temperature t j- abs max 150 c reflow temp, 10 sec, msl3 jedec j - std - 020a 260 c esd rating (h uman b ody m odel ) 2000 v esd rating ( charge d evice m odel ) 500 v recommended operating conditions param eter sym bol min m ax units input voltage range v in 2. 4 5.5 v out put voltage range (note 1) v out 0.6 v in ? v do v out put current i out 0 2 a operating ambient temperature t a - 40 +8 5 c operating junction temperature t j - 40 +125 c thermal characteristics param eter sym bol typ units thermal resistance: junction to ambient (0 lfm) ( note 2 ) ja 3 6 c/w thermal resistance: junction to case (0 lfm) jc 6 c/w thermal shutdown t sd 150 c thermal shutdown hysteresis t sdh 15 c note 1 : v do (dropout voltage) is defined as (i load x dropout resistance). please see electrical characteristics table. note 2 : based on 2oz. external copper layers and proper thermal design in line with eij/jedec jesd51 -7 standard for h igh thermal conductivity b oards. 4 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi electrical characteristics note: vin = 5v , minimum and m aximum values are over operating ambient temperature range unless otherwise noted. typical values are at t a = 25c. parameter symbol test conditions min typ max units operating input voltage v in 2.4 5.5 v feedback node initial accuracy v v fb t a = 25c; v in = 5v i load = 100 ma 0.588 0 .600 0.612 v output variation ( note 3 ) (line, load, temperature) v out 2.4v ? enable voltage threshold logic low logic high 0.0 1.4 0.4 v in v pok threshold v out rising 92 % pok threshold v out falling 90 % pok low voltage i sink = 1 ma 0.15 0.4 v pok pin v oh leakage current pok hig h 0.5 2 a current limit threshold 2.4 v note 3 : output voltage variation is based on using 0.1 % accuracy resistor values. note 4 : parameter not production tested but is guaranteed by design. 5 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi typical performance curves 0 10 20 30 40 50 60 70 80 90 100 0 0.5 1 1.5 2 efficiency (%) output current (a) efficiency vs. output current vout = 2.5v vout = 1.8v vout = 1.2v vout = 1.0v conditions vin = 3.3v 0 10 20 30 40 50 60 70 80 90 100 0 0.5 1 1.5 2 efficiency (%) output current (a) efficiency vs. output current vout = 3.3v vout = 2.5v vout = 1.8v vout = 1.2v vout = 1.0v conditions vin = 5v 2.8 2.9 3 3.1 3.2 3.3 3.4 3.5 3.6 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.9 4 output voltage (v) input voltage(v) dropout voltage iout = 1a iout = 2a conditions vout = 3.3v 3.24 3.26 3.28 3.3 3.32 3.34 3.36 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 3.3v conditions vin = 5v 2.44 2.46 2.48 2.5 2.52 2.54 2.56 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 2.5v conditions vin = 5v 1.74 1.76 1.78 1.8 1.82 1.84 1.86 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 1.8v conditions vin = 5v 6 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi typical performance curves (continued) 1.14 1.16 1.18 1.2 1.22 1.24 1.26 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 1.2v conditions vin = 5v 2.44 2.46 2.48 2.5 2.52 2.54 2.56 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 2.5v conditions vin = 3.3v 1.74 1.76 1.78 1.8 1.82 1.84 1.86 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 1.8v conditions vin = 3.3v 1.14 1.16 1.18 1.2 1.22 1.24 1.26 0 0.5 1 1.5 2 output voltage (v) output current (a) output voltage vs. output current vout = 1.2v conditions vin = 3.3v 1.780 1.785 1.790 1.795 1.800 1.805 1.810 1.815 1.820 2.5 3.1 3.7 4.3 4.9 5.5 output voltage (v) input voltage (v) output voltage vs. input voltage conditions load = 5ma 1.780 1.785 1.790 1.795 1.800 1.805 1.810 1.815 1.820 2.5 3.1 3.7 4.3 4.9 5.5 output voltage (v) input voltage (v) output voltage vs. input voltage conditions load = 500ma 7 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi typical performance curves (continued) 1.780 1.785 1.790 1.795 1.800 1.805 1.810 1.815 1.820 2.5 3.1 3.7 4.3 4.9 5.5 output voltage (v) input voltage (v) output voltage vs. input voltage conditions load = 1a 1.780 1.785 1.790 1.795 1.800 1.805 1.810 1.815 1.820 2.5 3.1 3.7 4.3 4.9 5.5 output voltage (v) input voltage (v) output voltage vs. input voltage conditions load = 2a 0.960 0.970 0.980 0.990 1.000 1.010 1.020 1.030 1.040 - 40 - 15 10 35 60 85 output voltage (v) ambient temperature ( c) output voltage vs. temperature load = 2a load = 100ma conditions v in = 5v v out_nom = 1.0v 1.760 1.770 1.780 1.790 1.800 1.810 1.820 1.830 1.840 - 40 - 15 10 35 60 85 output voltage (v) ambient temperature ( c) output voltage vs. temperature load = 2a load = 100ma conditions v in = 5v v out_nom = 1.8v conditions v in = 5v v out_nom = 1.8v 0 0.5 1 1.5 2 2.5 3 3.5 - 40 - 15 10 35 60 85 guaranteed output current (a) ambient temperature( c) no thermal derating conditions v in = 5.0v v out = 3.3v conditions v in = 5.0v v out = 1.0v 0 0.5 1 1.5 2 2.5 3 3.5 - 40 - 15 10 35 60 85 guaranteed output current (a) ambient temperature( c) no thermal derating conditions v in = 5.0v v out = 3.3v conditions v in = 5.0v v out = 3.3v 8 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi typical performance characteristics (continued) output ripple at 20mhz conditions vin = 3.3v vout = 1.8v iout = 2a cin = 1x 22f (0805) cout = 2 x 22f (0603) vout (ac coupled) output ripple at 20mhz conditions vin = 5v vout = 3.3v iout = 2a cin = 1x 22f (0805) cout = 2 x 22f (0603) vout (ac coupled) output ripple at 500mhz conditions vin = 3.3v vout = 1.8v iout = 2a cin = 1x 22f (0805) cout = 2 x 22f (0603) vout (ac coupled) output ripple at 500mhz vout (ac coupled) conditions vin = 5v vout = 3.3v iout = 2a cin = 1x 22f (0805) cout = 2 x 22f (0603) vout startup waveforms at 0 a vin = 5v, vout = 1.8v cin = 1 x 22f (0805), cout = 2 x 22f ( 0603 ), iout = 0 a load enable pok vout startup waveforms at 2 a vin = 5v, vout = 1.8v cin = 1 x 22f (0805), cout = 2 x 22f ( 0603 ), iout = 2a load enable pok 9 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi typical performance characteristics (continued) vout (ac coupled) load transient from 0 to 1a condit ions vin = 3.3v vout = 1.8v cin = 1 x 22f (0805) cout = 2 x 22f (0603 ) load vout (ac coupled) load transient from 0 to 2a condit ions vin = 3.3v vout = 1.8v cin = 1 x 22f (0805) cout = 2 x 22f (0603 ) load vout (ac coupled) load transient from 0 to 1a condit ions vin = 5v vout = 2.5v cin = 1 x 22f (0805) cout = 2 x 22f (0603 ) load vout (ac coupled) load transient from 0 to 2a condit ions vin = 5v vout = 2.5v cin = 1 x 22f (0805) cout = 2 x 22f (0603 ) load 10 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi functional block diagram dac vref (+) (-) error amp vfb vout package boundary p-drive n-drive uvlo thermal limit current limit soft start sawtooth generator (+) (-) pwm comp pvin enable pgnd logic compensation network nc (sw) pok pok avin agnd bias tst figure 4: functional block diagram functional description overview the en 5329 qi is a highly integrated synchronous buck converter with an internal inductor utilizing advanced cmos technology to provide high switching frequency, while also maintaining high efficiency. the en 5329 qi is a high power density device packaged in a tiny 4x6 x 1.1mm 24- pin qfn package . its h igh switching frequency allows for the use of very small mlcc input and output filter capacitors and results in a total solution size as small as 50mm 2 . the en53 2 9qi is a member of a family of pin compatible devices. this offers scalability for applications where load currents may not be known apriori, and/or speeds time to market with a convenient common solution footprint. the en 5329qi buck converter uses type iii voltage mode control to provide pin - point output voltage accuracy, high noise immunity, low output impedance and excellent load transient response. the en 5329 qi features include power ok, under voltage lockout (uvlo), over current protection, short circuit protection, and thermal overload protection. stability and compensation the en 5329 qi utilizes an internal compensation network that is designed to provide stable operation over a wide range of operating conditions. the output compensation circuit may be customized t o improve transient performance or reduce output voltage ripple with dynamic loads . soft - start the en 5329 qi has an internal soft - start circuit that controls the ramp of the output voltage. the control circuitry limits the v out ramp rate to levels that are safe for the power mosfet s and the integrated inductor. 11 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi the en 5329 qi has a constant startup up time which is independent of the vout setting . the output rising slew rate is proportional to the output voltage. the startup time is approximately 1.4ms from when the enable is first pulled high until vout reaches the regulated voltage level. excess bulk capacitance on the output of the device can cause an over - current condition at startup. since the slew rate varies with the output voltage setting, the maximum capacitance is a function of the vout setting. the maximum capacitance on the output power rail, including the output fil ter capacitors and all decoupling and bulk capacitors on the supply rail is given by: c ou t_total_max [ f] = 3. 41 x10 3 / v out note: the above number and formula assume a no load condition at startup. over current/short circuit protection when an over current condition occurs, v out is pulled low and the device disables switching internally. this condition is maintained for a period of 1.2 ms and then a normal soft-start cycle is initiated. if the over current condition still persists, this cycle will repeat . under voltage lockout an under voltage lockout circuit will hold off switching during initial power up until the input voltage reaches sufficient level to ensure proper operation. if the voltage drops below the uvlo threshold the lockout circuitry will again disable switching. hysteresis is included to prevent chattering between uvlo high and low states. enable the enable pin provides means to shut down the converter or initiate normal operation. a logic high on the enable pin will initiate the converter to start the soft-start cycle and regulate the output voltage to the desired value. a logic low will allow the device to discharge the output and go into shutdown mode for minimal power consumption. when the output is discharged, an auxiliary nfet turns on and limits the discharge current to 300 ma or below. the enable pin should not be left floating. thermal shutdown when excessive power is dissipated in the device, its junction temperature rises. once the junction temperature exceeds the thermal shutdown temperature of 150c, the thermal shutdown circuit turns off the converter, allowing the device to cool. when the junction temperature drops 15c, the device will be re - enabled and go through a normal startup process. power ok the power ok (pok) feature is an open drain output signal used to indicate if the output voltage i s within 92% of the set value. within this range, the pok output is allowed to be pulled high. outside this range, the pok output is main tained low. during transi tions such as power up and power down, the pok output will not change state until the transition is complete for enhanced noise immunity. the pok has 1 ma sink capability . when pok is pulled high, the worst case pin leakage current is as low as 500na over temperature. this allows a large pull up resistor such as 100k ? to be used for minimal current consumption in shutdown mode. the pok output can also be conveniently used as an enable input of the next stage for power sequencing of multiple converters. 12 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi application information setting the output voltage the en 5329 uses a simple and flexible resistor divider network to program the output voltage. a feed - forward capacitor (ca) is used to ensure the stability of the converter . table 3 shows the required critical component values as a function of vout. it is recommended to use 1% or better feedback resistors to ensure output voltage accuracy. the ra resistor value is fixed at 348k as shown in table 3 . based on that value, the bottom resistor rb can be calculated below as: v0.6v v0.6ra rb out ? = en5329qi vout pvin agnd v in pok tst0 tst1 tst2 enable avin pgnd c in 22f c out 2x 22f or 1x 47f 100k v out pgnd ra rb vfb pok ca 1f figure 5. typical application circuit . ( note: enable can be separated from pvin if the application requires it) avin filter capacitor a 1.0 f, 10v, 0402 mlcc capacitor should be placed between avin and agnd as close to the pins as possible. this will provide high frequency bypass to ensure clean chip supply for optimal performance. input filter capacitor selection a single 22 f, 0805 mlcc capacitor is needed on pvin for all applications. connect the input ca pacitor between pvin and pgnd as close to the pins as possible . placement of the input capacitor is critical to ensure low noise and emi. low esr mlcc capacitors with x5r or x7r or equivalent dielectric should be used for the input capacitors. y5v or equiv alent dielectrics lose too much capacitance with frequency, dc bias, and temperature. therefore, they are not suitable for switch- mode dc - dc converter filtering, and must be avoided. table 1 : recommended input capacitors description mfg p/n 22f, 10 v, x5r, 0805 taiyo yuden lmk212bbj226mg -t murata grm21br61a226me51 output filter capacitor selection the en 5329 qi output capacitor selection may be determined based on two configurations. table 3 provides the allowed output capacitor configuration s based on operating conditions. f or lower output ripple, choose 2 x 22f for the output capacitors. for smaller solution size, use one 47f output capacitor. table 2 shows the recommended type and brand of output capacitors to use. for details regarding other configurations, contact power applications support ( www.altera.com/mysupport ). in some rare applications modifications to the compensation may be required. the en5329qi provides the capability to modify the control loop response to allow for customization for specific applications. for more information, contact power applications support. table 2 : recommended output capacitors description mfg p/n 47f , 6.3 v, x5r, 0805 taiyo yuden jmk212bbj476mg -t murata grm21b r6 0j476me15 22f, 6.3v, x5r, 805 taiyo yuden jmk212abj226mg murata grm21br60j226me39 22f, 6.3v, x5r, 0 603 murata grm188r60j226mea0 table 3 . required critical components (note: follow layout recommendations) vout (v) ca (pf) ra (k) cout ( f) vout 2.5v 8.2 348 1x47uf/0805 2.5v < vout 3.3v vout 2.5v 2.5v < vout 3.3v vout 2.5v 8.2 348 2x22uf/0805 2.5v < vout 3.3v 13 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi power up/down sequencing during power - up, enable should not be asserted before pvin, and pvin should not be asserted before avin. the pvin should never be powered when avin is off. during power down, the avin should not be powered down before pvin. tying pvin and avin or all three pins (avin, pvin , enable) together during power up or power down meets these requirements. pre - bias start - up the en5329qi does not support startup into a pre - biased condition. be sure the output capacitors are not charged or the output of the e n532 9qi is not pre - biased when the en5329qi is first enabled. 14 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi thermal considerations thermal considerations are important power supply design facts that cannot be avoided in the real world. whenever there are power losses in a system, the heat that is generate d needs to be accounted for. altera?s enpirion powersoc tm helps alleviate some of those concerns . altera?s enpirion en 5329 qi dc -d c converter is packaged in a 4x6x 1.1 mm 24- pin qfn package. the qfn package is constructed with exposed the rmal pads on the bottom of the package. the exposed thermal pad should be soldered directly on to a copper ground pad on the printed circuit board (pcb) to act as a heat sink. the recommended maximum junction temperature for continuous operation is 125c. continuous operation above 125c may reduce long - term reliability. the device has a thermal overload protec tion circuit designed to turn off the device at an approximate junction temperature value of 150c. the en 5329 qi is guaranteed to support the full 2 a output current up to 85c ambient temperature. the following example and calculations illustrate the thermal performance of the en 5329 qi. example: v in = 5v v out = 3.3v i out = 2a first calculate the output power. p ou t = 3.3v x 2a = 6.6 w next, determine the input power based on the efficiency () shown in figure 6. figure 6: effi ciency vs. output current for v in = 5v, v out = 3.3v at 2 a, 92% = p out / p in = 92 % = 0.9 2 p in = p out / p in 6.6 w / 0.9 2 7.2 w the power dissipation (p d ) is the power loss in the system and can be calculated by subtracting the output power from the input power. p d = p in ? p out 7.2 w ? 6.6 w 0.6 w with the power dissipation known , the temperature rise in the device may be estimated based on the t heta ja value ( ja ). the ja parameter estimates how much the temperature will rise in the device for every watt of power dissipation. the en 5329qi has a ja value of 36 oc/w without airflow. determine the change in die temperature (t) based on p d and ja . t = p d x ja t 0.6 w x 36 c/w = 21.6 c 22c the junction temperature (t j ) of the device is approximately the ambient temperature (t a ) plus the change in temperature. we assume the initial ambient temperature to be 25c. t j = t a + t t j 25c + 22 c 47 c the maximum operating junction temperature (t j max ) of the device is 125c, so the device can operate at a higher ambient temperature. the maximum ambient temperature (t amax ) allowed can be calculated. t amax = t j max ? p d x ja 125c ? 22 c 103 c t he ambient temperature can actually rise by another 78 c, bringing it to 103 c before the device will reach t j max . this indicates that the en 5329 qi can support the full 2 a output current range up to approximately 103 c ambient temperature given the input and output voltage conditions. note that the efficiency will be slightly lower at higher temperatures and these calculations are estimates. 0 10 20 30 40 50 60 70 80 90 100 0 0.5 1 1.5 2 efficiency (%) output current (a) vout = 3.3v conditions vin = 5v conditions vin = 5v conditions vin = 5v conditions vin = 5v ~92% 15 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi engineering schematic figure 7 . engineering schematic with critical components 16 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi layout recommendations figure 8 . optimized layout recommendations this layout only shows the critical components and top layer traces for minimum footprint with enable as a separate signal. alternate enable configurations & the pok pin need to be connected and routed according to customer application. please see the gerber files at www.altera.com/enpirion for details on all layer. recommendation 1: input and output filter capacitors should be placed on the same side of the pcb, and as close to the en 5329 qi package as possible. they should be connected to the device with very short and wide traces. do not use thermal reliefs or spoke s when connecting the capacitor pads to the respective nodes. the +v and gnd traces between the capacitors and the en 5329 qi should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors. re comme n dation 2: the system ground plane should be the first layer immediately below the surface layer. this ground plane should be continuous and un - interrupted below the converter and the input/output capacitors. re comme ndation 3 : the thermal pad underneath the component must be connected to the system ground plane through as many vias as possible. the drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20 - 0. 26mm. do not use thermal reliefs or spokes to connect the vias to the ground plane. this connection provides the path for heat dissipation from the converter. re comme ndation 4 : multiple small vias (the same size as the thermal vias discussed in recommenda tion 3) should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane. it is preferred to put these vias along the edge of the gnd copper closest to the +v copper. these vias connect the input/output filt er capacitors to the gnd plane, and help reduce parasitic inductances in the input and output current loops. recommendation 5 : avin is the power supply for the small - signal control circuits. it should be connected to the input voltage at a quiet point. in figure 8 this connection is made at the input capacitor. place a 1f capacitor from the avin pin to agnd right next to device pins . recommendation 6 : the layer 1 metal under the device must not be more than shown in figure 8 . see the section regarding exposed metal on bottom of package. as with any switch - mode dc/dc converter, try not to run sensitive signal or control lines underneath the converter package on other layers. re comme ndation 7: the v out sense point should be just after the last output filter capacitor. keep the sense trace short in order to avoid noise coupling into the node. re comme ndation 8 : keep r a , c a , r b close to the vfb pin (s ee figures 6 ). the vfb pin is a high - impedance, sensitive node. keep the trace to this pin as short as possible. whenever possible, connect r b directly to the agnd pin instead of going through the gnd plane. recommendation 9 : altera provides schematic and layout reviews for all customer designs. please contact local sales representatives for references to power appli cations s upport ( www.altera.com/mysupport ). 17 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi design considerations for lead -frame based modules exposed metal pads on package bottom qfn lead - frame based package tech nology utilizes exposed metal pads on the bottom of the package that provi de improved thermal dissipation , low er package thermal resistance, smaller package footprint and thickness, large r lead size and pitch, and excellent lead co - planarity. as the en 5329 package is a fully integrated module consisting of multiple internal devices, the lead - frame provides circuit interconnection and mechanical support of these devices resulting in multiple exposed metal pads on the package bottom. only the two large therm al pads and the perimeter leads are to be mechanically/electrically connected to the pcb through a smt soldering process. all other exposed metal is to remain free of any inte rconnection to the pcb. figure 9 shows the recommended pcb metal layout for the e n 5329 package. a gnd pad with a solder mask "bridge" to separate into two pads and 24 signal pads are to be used to match the metal on the package. the pcb should be clear of any other metal, including traces, vias, etc., under the package to avoid electri cal shorting. the solder stencil aperture should be smaller than the pcb ground pad. this will prevent excess solder from causing bridging between adjacent pins or other exposed metal under the package. please consult en532 9qi soldering guidelines for more details and recommendations . figure 9 . recommended footprint for pcb (top view) note: grey area highlights exposed metal that is not to be mechanically or electrically connected to the pcb. 18 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi recommended pcb footprint figure 10. en5329 pcb footprint (top view) the solder stencil aperture for the thermal pads (shown in blue) is based on altera?s manufacturing recommendations 19 www.altera.com/enpirion 08326 december 3, 2013 rev b
en5329qi package mechanical figure 11 . en 5329 qi package dimensions (bottom view) packing and marking information : www.altera.com/support/reliability/packing/rel - packing - and- marking.html contact information altera corporation 101 innovation drive san jose, ca 95134 phone: 408 -544-7000 www.altera.com ? 2013 altera corporation ? confidential. all rights reserved. altera, arria, cyclone, enpirion, hardcopy, max, megacore, nios, quartus and stratix words and logos are trademarks of altera corporation and registered in the u.s. patent and trademark offi ce and in other countries. all other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. altera warrants performance of its semiconductor products to current specifications in accordance with altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by altera. al tera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. 20 www.altera.com/enpirion 08326 december 3, 2013 rev b


▲Up To Search▲   

 
Price & Availability of EVB-EN5329QI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X