![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 1 - march 2000 document title 512kx8 bit high speed static ram(5v operating). operated at extended and industrial temperature ranges. revision history the attached data sheets are prepared and approved by samsung electronics. samsung electronics co., ltd. reserve the right to c hange the specifications. samsung electronics will evaluate and reply to your requests and questions on the parameters of this device. if you have any ques- tions, please contact the samsung branch office near your office, call or contact headquarters. rev no. rev. 0.0 rev. 1.0 rev. 2.0 rev. 3.0 remark preliminary preliminary preliminary final history initial release with preliminary. 1.1 removed low power version. 1.2 removed data retention characteristics. 1.3 changed i sb1 to 20ma 2.1 relax d.c parameters. 2.2 relax absolute maximum rating. 3.1 delete preliminary 3.2 update d.c parameters and 10ns part. 3.3 added extended temperature range item previous current i cc 12ns 170ma 195ma 15ns 165ma 190ma 20ns 160ma 185ma item previous current voltage on any pin relative to vss -0.5 to 7.0 -0.5 to vcc+0.5 previous current i cc i sb i sb1 i cc i sb i sb1 10ns - 70ma 20ma 170ma 60ma 10ma 12ns 195ma 160ma 15ns 190ma 150ma 20ns 185ma 140ma draft data feb. 12. 1999 mar. 29. 1999 aug. 19. 1999 mar. 27. 2000
km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 2 - march 2000 512k x 8 bit high-speed cmos static ram general description features ? fast access time 10,12,15,20ns(max.) ? low power dissipation standby (ttl) : 60ma(max.) (cmos) : 10ma(max.) operating km684002c-10 : 170ma(max.) km684002c-12 : 160ma(max.) km684002c-15 : 150ma(max.) km684002c-20 : 140ma(max.) ? single 5.0v 10% power supply ? ttl compatible inputs and outputs ? i/o compatible with 3.3v device ? fully static operation - no clock or refresh required ? three state outputs ? center power/ground pin configuration ? standard pin configuration km684002cj : 36-soj-400 km684002ct: 44-tsop2-400bf clk gen. i/o 1 ~i/o 8 cs we oe functional block diagram r o w s e l e c t data cont. column select clk gen. pre-charge circuit memory array 1024 rows 512 x 8 columns i/o circuit the km684002c is a 4,194,304-bit high-speed static random access memory organized as 524,288 words by 8 bits. the km684002c uses 8 common input and output lines and has an output enable pin which operates faster than address access time at read cycle. the device is fabricated using samsung s advanced cmos process and designed for high-speed circuit technology. it is particularly well suited for use in high-density high-speed system applications. the km684002c is packaged in a 400 mil 36-pin plastic soj and 44-pin plastic tsop type ii. a 10 a 11 a 12 a 13 a 14 a 15 a 16 a 17 a 18 km684002c-10/12/15/20 commercial temp. km684002c-10/12/15/20 extended temp. km684002c-10/12/15/20 industrial temp. ordering information a 0 a 1 a 2 a 3 a 4 a 5 a 6 a 7 a 8 a 9 km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 3 - march 2000 36-soj n.c a 18 a 17 a 16 a 15 oe i/o 8 i/o 7 vss vcc i/o 6 i/o 5 a 14 a 13 a 12 a 11 a 10 n.c a 0 a 1 a 2 a 3 a 4 cs i/o 1 i/o 2 vcc vss i/o 3 i/o 4 we a 5 a 6 a 7 a 8 a 9 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 pin configuration (top view) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 n.c n.c a 0 a 1 a 2 a 3 a 4 cs i/o 1 i/o 2 vcc vss i/o 3 i/o 4 we a 5 a 6 a 7 a 8 a 9 n.c n.c n.c n.c n.c a 18 a 17 a 16 a 15 oe i/o 8 i/o 7 vss vcc i/o 6 i/o 5 a 14 a 13 a 12 a 11 a 10 n.c n.c n.c 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 44-tsop2 pin function pin name pin function a 0 - a 18 address inputs we write enable cs chip select oe output enable i/o 1 ~ i/o 8 data inputs/outputs v cc power(+5.0v) v ss ground n.c no connection absolute maximum ratings* * stresses greater than those listed under "absolute maximum ratings" may cause permanent damage to the device. this is a stress r ating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this spec ification is not implied. exposure to absolute maximum rating conditions for extended periods may affect reliability. parameter symbol rating unit voltage on any pin relative to v ss v in , v out -0.5 to v cc +0.5 v voltage on v cc supply relative to v ss v cc -0.5 to 7.0 v power dissipation p d 1.0 w storage temperature t stg -65 to 150 c operating temperature commercial t a 0 to 70 c extended t a -25 to 85 c industrial t a -40 to 85 c km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 4 - march 2000 recommended dc operating conditions* (t a =0 to 70 c) * the above parameters are also guaranteed at extended and industrial temperature range. ** v il (min) = -2.0v a.c(pulse width 8ns) for i 20ma. *** v ih (max) = v cc + 2.0v a.c (pulse width 8ns) for i 20ma. parameter symbol min typ max unit supply voltage v cc 4.5 5.0 5.5 v ground v ss 0 0 0 v input high voltage v ih 2.2 - v cc +0.5*** v input low voltage v il -0.5** - 0.8 v dc and operating characteristics* (t a =0 to 70 c, vcc=5.0v 10%, unless otherwise specified) * the above parameters are also guaranteed at extended and industrial temperature range. ** v cc =5.0v 5%, temp.=25 c. parameter symbol test conditions min max unit input leakage current i li v in =v ss to v cc -2 2 m a output leakage current i lo cs =v ih or oe =v ih or we =v il v out =v ss to v cc -2 2 m a operating current i cc min. cycle, 100% duty cs =v il, v in =v ih or v il, i out =0ma com. 10ns - 170 ma 12ns - 160 15ns - 150 20ns - 140 ext. ind. 10ns - 185 12ns - 175 15ns - 165 20ns - 155 standby current i sb min. cycle, cs =v ih - 60 ma i sb1 f=0mhz, cs 3 v cc -0.2v, v in 3 v cc -0.2v or v in 0.2v - 10 ma output low voltage level v ol i ol =8ma - 0.4 v output high voltage level v oh i oh =-4ma 2.4 - v v oh1** i oh1 =-0.1ma - 3.95 v capacitance* (t a =25 c, f=1.0mhz) * capacitance is sampled and not 100% tested. item symbol test conditions min max unit input/output capacitance c i/o v i/o =0v - 8 pf input capacitance c in v in =0v - 7 pf km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 5 - march 2000 test conditions* * the above test conditions are also applied at extended and industrial temperature range. parameter value input pulse levels 0v to 3v input rise and fall times 3ns input and output timing reference levels 1.5v output loads see below ac characteristics (t a =0 to 70 c, v cc =5.0v 10%, unless otherwise noted.) output loads(b) d out 5pf* 480 w 255 w for t hz , t lz , t whz , t ow , t olz & t ohz +5.0v * including scope and jig capacitance output loads(a) d out r l = 50 w z o = 50 w v l = 1.5v 30pf* * capacitive load consists of all components of the test environment. read cycle* * the above parameters are also guaranteed at extended and industrial temperature range. parameter symbol km684002c-10 km684002c-12 km684002c-15 km684002c-20 unit min max min max min max min max read cycle time t rc 10 - 12 - 15 - 20 - ns address access time t aa - 10 - 12 - 15 - 20 ns chip select to output t co - 10 - 12 - 15 - 20 ns output enable to valid output t oe - 5 - 6 - 7 - 9 ns chip enable to low-z output t lz 3 - 3 - 3 - 3 - ns output enable to low-z output t olz 0 - 0 - 0 - 0 - ns chip disable to high-z output t hz 0 5 0 6 0 7 0 9 ns output disable to high-z output t ohz 0 5 0 6 0 7 0 9 ns output hold from address t oh 3 - 3 - 3 - 3 - ns chip selection to power up time t pu 0 - 0 - 0 - 0 - ns chip selection to power down- t pd - 10 - 12 - 15 - 20 ns km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 6 - march 2000 write cycle* * the above parameters are also guaranteed at extended and industrial temperature range. parameter symbol km684002c-10 km684002c-12 km684002c-15 km684002c-20 unit min max min max min max min max write cycle time t wc 10 - 12 - 15 - 20 - ns chip select to end of write t cw 7 - 8 - 10 - 12 - ns address set-up time t as 0 - 0 - 0 - 0 - ns address valid to end of t aw 7 - 8 - 10 - 12 - ns write pulse width( oe high) t wp 7 - 8 - 10 - 12 - ns write pulse width( oe low) t wp1 10 - 12 - 15 - 20 - ns write recovery time t wr 0 - 0 - 0 - 0 - ns write to output high-z t whz 0 6 0 6 0 7 0 9 ns data to write time overlap t dw 5 - 6 - 7 - 9 - ns data hold from write time t dh 0 - 0 - 0 - 0 - ns end write to output low-z t ow 3 - 3 - 3 - 3 - ns address data out previous valid data valid data timming diagrams timing waveform of read cycle(1) (address controlled , cs = oe =v il , we =v ih ) t aa t rc t oh timing waveform of read cycle(2) ( we =v ih ) cs address oe data ou t t aa t olz t lz(4,5) t oh t ohz t rc t oe t co t pu t pd valid data t hz(3,4,5) 50% 50% v cc current i cc i sb notes( write cycle) 1. we is high for read cycle. 2. all read cycle timing is referenced from the last valid address to the first transition address. 3. t hz and t ohz are defined as the time at which the outputs achieve the open circuit condition and are not referenced to v oh or v ol levels. 4. at any given temperature and voltage condition, t hz (max.) is less than t lz (min.) both for a given device and from device to device. 5. transition is measured 200mv from steady state voltage with load(b). this parameter is sampled and not 100% tested. 6. device is continuously selected with cs =v il. 7. address valid prior to coincident with cs transition low. 8. for common i/o applications, minimization or elimination of bus contention conditions is necessary during read and write cycl e. km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 7 - march 2000 timing waveform of write cycle(1) ( oe = clock) address cs t wp(2) t dw t dh valid data we data in data out t wc t wr(5) t aw t cw(3) high-z(8) high-z oe t ohz(6) t as(4) timing waveform of write cycle(2) ( oe =low fixed) address cs t wp1(2) t dw t dh t ow t whz(6) valid data we data in data out t wc t as(4) t wr(5) t aw t cw(3) (10) (9) high-z(8) high-z timing waveform of write cycle(3) ( cs = controlled) address cs t aw t dw t dh valid data we data in data out high-z high-z(8) t cw(3) t wp(2) t as(4) t wc t wr(5) high-z high-z t lz t whz(6) km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 8 - march 2000 notes( write cycle) 1. all write cycle timing is referenced from the last valid address to the first transition address. 2. a write occurs during the overlap of a low cs and we . a write begins at the latest transition cs going low and we going low ; a write ends at the earliest transition cs going high or we going high. t wp is measured from the beginning of write to the end of write. 3. t cw is measured from the later of cs going low to end of write. 4. t as is measured from the address valid to the beginning of write. 5. t wr is measured from the end of write to the address change. t wr applied in case a write ends as cs or we going high. 6. if oe , cs and we are in the read mode during this period, the i/o pins are in the output low-z state. inputs of opposite phase of the output must not be applied because bus contention can occur. 7. for common i/o applications, minimization or elimination of bus contention conditions is necessary during read and write cycl e. 8. if cs goes low simultaneously with we going or after we going low, the outputs remain high impedance state. 9. dout is the read data of the new address. 10. when cs is low : i/o pins are in the output state. the input signals in the opposite phase leading to the output should not be applied. functional description * x means don t care. cs we oe mode i/o pin supply current h x x* not select high-z i sb , i sb1 l h h output disable high-z i cc l h l read d out i cc l l x write d in i cc km684002c, km684002ce, km684002ci cmos sram preliminary rev 3.0 - 9 - march 2000 package dimensions units:millimeters/inches #1 36-soj-400 #36 23.50 0.12 0.925 0.005 max 23.90 0.941 max 0.148 3.76 1.19 ( ) 0.047 1.27 ( ) 0.050 0.95 ( ) 0.0375 + 0.10 0.43 - 0.05 + 0.004 0.017 - 0.002 + 0.10 0.71 - 0.05 + 0.004 0.028 - 0.002 1.27 0.050 #18 #19 1 0 . 1 6 0 . 4 0 0 + 0.10 0.20 - 0.05 + 0.004 0.008 - 0.002 9.40 0.25 0.370 0.010 min 0.69 0.027 0.004 0.10 max 11.18 0.12 0.440 0.005 1.00 0.10 0.039 0.004 44-tsop2-400bf 0.002 #1 0.05 #22 #23 0.30 0.012 0.80 0.0315 min 0.047 1.20 max 0.741 18.81 max 18.41 0.10 0.725 0.004 11.76 0.20 0.463 0.008 + 0.075 - 0.035 0.50 + 0.003 - 0.001 0.125 0.005 0.020 1 0 . 1 6 0 . 4 0 0 0.10 0.004 0~8 0.45 ~0.75 0.018 ~ 0.030 ( ) 0.805 0.032 ( ) max units:millimeters/inches #44 0.25 0.010 typ + 0.10 - 0.05 + 0.004 - 0.002 |
Price & Availability of KM684002CT-20000
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |