Part Number Hot Search : 
NCP14 PD7507GC G9843 G9843 FN4601 ACT9210 T49C1 MMSZ5254
Product Description
Full Text Search
 

To Download PT6526-LQ Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  pt6526 lcd driver ic tel: 886-66296288 ? fax: 886-29174598 ? http://www.princeton.com.tw ? 2f, 233-1, baociao road, si ndian, taipei 23145, taiwan description pt6526 is a general purpose lcd driver ic utilizing cmos technology specially designed for electronic tuners controlled by microcontroller. it can drive up to a maximum of 204 segment outputs and can control up to 12 general purpose output ports. pin assignments and application circuit are optimized for easy pcb layout and cost saving advantages. application ? frequency display for electronic tuners features ? cmos technology ? up to 4 common and 51 segment drivers ? up to 204 lcd segments ? up to 12 general purpose output ports ? 1/4 duty ? 1/2 bias or 1/4 duty ? 1/3 bias drive technique ? no decoder intervention necessary to display the data ? power saving mode provided ? power supply voltage: 4.5v to 6v ? cmos/ttl compatible logic input pins ? rc oscillation circuit ? available in 64 pins, lqfp block diagram
pt6526 v1.1 2 november 2009 application circuits 1/2 bias (normal panels) notes: 1. c 0.047f 2. 39k ? r1 1k ?
pt6526 v1.1 3 november 2009 1/2 bias (large panels) notes: 1. c 0.047f 2. 10k ? r 1k ? 3. 39k ? r1 1k ?
pt6526 v1.1 4 november 2009 1/3 bias (normal panels) notes: 1. c 0.047f 2. 39k ? r1 1k ?
pt6526 v1.1 5 november 2009 1/3 bias (large panels) notes: 1. 10k ? r 1k ? 2. c 0.047f 3. 39k ? r1 1k ?
pt6526 v1.1 6 november 2009 order information valid part number package type top code PT6526-LQ 64 pin, lqfp PT6526-LQ pin configuration
pt6526 v1.1 7 november 2009 pin description pin name i/o description pin no. sg1/p1 ~ sg12/p12 o segment driver out put/general purpose output ports 1 ~ 12 sg13 ~ sg51 o segment driver output pins 13 ~ 51 com1 ~ com4 o common driver output pins 52 ~55 vdd - power supply 56 vdd1 - power supply this pin is used to apply a 2/3 lcd drive bias voltage. if the ? bias drive technique is us ed, this pin must be short to vdd2. 57 vdd2 - power supply this pin is used to apply a 1/3 lcd drive bias voltage. if the ? bias drive technique is us ed, this pin must be short to vdd1. 58 vss - ground 59 osc i/o oscillation input / output pin 60 /inh i display off control pin if this pin is set to ?low? (vss), the display is forced to turn off. output driver pins -- sg1/p1 to sg12/p12, sg13 to sg51, com1 to com4 are set to ?low?. if this pin is set to ?high? (vdd), the display is turned on. (see note) 61 ce i chip enable pin 62 clk i clock input pin 63 di i data input pin 64 note: it must be noted that when the display is forcibly tu rned off, the serial data transfers can still be performed.
pt6526 v1.1 8 november 2009 input/output configurations the schematic diagrams of the i nput and output circuits of the logic section are shown below: input pin: clk, ce, di, /inh output pin: com1 to com4, sg13 to sg51 output pin: sg1/p1 to sg12/p12
pt6526 v1.1 9 november 2009 unction description control data bits cu: normal mode current drain control data bit this control bit is used to select the current dr ain (either normal current drain or low current drain) in the normal mode. please refer to the table below. cu current drain (under the normal mode) 0 normal current drain (idd2, idd3) 1 low current drain (idd4, idd5) it should be noted that when the low current drain is select ed by setting the cu to ?1?, the output waveforms of the common and segment driver are easily dist orted since the capacity to supply t he current to the lcd panel from the common and segment pins is less than capacity under the normal current drain (cu = ?0?). p0 to p3: segment / general purpose output port select bits these control bits are used to select the function of the sg1/ p1 to sg12/p12 output pins (eit her segment output pins or general purpose output pins). please refer to the table below. control data output pins p0 p1 p2 p3 sg1/ p1 sg2/ p2 sg3/ p3 sg4/ p4 sg5/ p5 sg6/ p6 sg7/ p7 sg8/ p8 sg9/ p9 sg10 /p10 sg11 /p11 sg12/ p12 0 0 0 0 sg1 sg2 sg3 sg4 sg5 sg6 sg7 sg8 sg9 sg10 sg11 sg12 0 0 0 1 p1 sg2 sg3 sg4 sg5 sg6 sg7 sg8 sg9 sg10 sg11 sg12 0 0 1 0 p1 p2 sg3 sg4 sg5 sg6 sg7 sg8 sg9 sg10 sg11 sg12 0 0 1 1 p1 p2 p3 sg4 sg5 sg6 sg7 sg8 sg9 sg10 sg11 sg12 0 1 0 0 p1 p2 p3 p4 sg5 sg6 sg7 sg8 sg9 sg10 sg11 sg12 0 1 0 1 p1 p2 p3 p4 p5 sg6 sg7 sg8 sg9 sg10 sg11 sg12 0 1 1 0 p1 p2 p3 p4 p5 p6 sg7 sg8 sg9 sg10 sg11 sg12 0 1 1 1 p1 p2 p3 p4 p5 p6 p7 sg8 sg9 sg10 sg11 sg12 1 0 0 0 p1 p2 p3 p4 p5 p6 p7 p8 sg9 sg10 sg11 sg12 1 0 0 1 p1 p2 p3 p4 p5 p6 p7 p8 p9 sg10 sg11 sg12 1 0 1 0 p1 p2 p3 p4 p5 p6 p7 p8 p9 p10 sg11 sg12 1 0 1 1 p1 p2 p3 p4 p5 p6 p7 p8 p9 p10 p11 sg12 1 1 0 0 p1 p2 p3 p4 p5 p6 p7 p8 p9 p10 p11 p12 when the general purpose output port function is se lected, the correspondence betw een the output pins and the respective display data is given in the table below. output pin corresponding display data output pin corresponding display data sg1/p1 d1 sg7/p7 d25 sg2/p2 d5 sg8/p8 d29 sg3/p3 d9 sg9/p9 d33 sg4/p4 d13 sg10/p10 d37 sg5/p5 d17 sg11/p11 d41 sg6/p6 d21 sg12/p12 d45 when the general purpose output port function is selected, the respective output pin is output a ?high? level when it corresponding display data is set to ?1?. likewise, it will output a ?low? level, if its corresponding display data is set to ?0?. for example, sg4/p4 is used as a general purpose output port, if its corresponding display data ? d13 is set to ?1?, then sg4/p4 will output ?high? level. likewise, if d13 is set to ?0?, then sg4/p4 will output ?low? level.
pt6526 v1.1 10 november 2009 dr: bias drive technique control data bit this control bit is used to select eit her 1/2 bias drive or 1/3 bias drive te chnique. please refer to the table below. dr bias drive technique 0 1/3 1 1/2 sc: segment on / off control data bit this control bit is used to select the state of the s egment driver output pins. please refer to the table below. sc display state 0 on 1 off bu: normal / power saving mode select bit this control bit is used to select either the normal m ode or the power saving mode. please refer to the table below. bu mode remarks 0 normal mode - 1 power saving mode the oscillation circuit stops, the common and segment output pins are set to ?low? level. it must be noted that the output pins - sg1/p1 to sg12/p12 may be used as general purpose output ports by setting the control bits ? p0 to p3.
pt6526 v1.1 11 november 2009 display control and the /inh pin when power is initialized, the internal data of pt6526 (that is, display data ? d1 to d204 and the control data) are not defined. irrelevant displays caused by the undefined internal data can be prev ented by using the following procedures. the /inh pin must be set to ?low? at the same time as the pow er is applied to turn off the display. doing this will set the output pins ? sg1/p1 to sg12/p12, sg13 to sg51 and com1 to com4 to ?low? level. while the /inh pin is held at ?low? level, the microcontroller must send the serial data. then the application can set the /inh pin to ?high?. please refer to the figure below. notes: 1. t1 = determined by the value of c and r. 2. tc = 10us (minimum)
pt6526 v1.1 12 november 2009 display data and the output pin correspondence output pin com1 com2 com3 com4 sg1/p1 d1 d2 d3 d4 sg2/p2 d5 d6 d7 d8 sg3/p3 d9 d10 d11 d12 sg4/p4 d13 d14 d15 d16 sg5/p5 d17 d18 d19 d20 sg6/p6 d21 d22 d23 d24 sg7/p7 d25 d26 d27 d28 sg8/p8 d29 d30 d31 d32 sg9/p9 d33 d34 d35 d36 sg10/p10 d37 d38 d39 d40 sg11/p11 d41 d42 d43 d44 sg12/p12 d45 d46 d47 d48 sg13 d49 d50 d51 d52 sg14 d53 d54 d55 d56 sg15 d57 d58 d59 d60 sg16 d61 d62 d63 d64 sg17 d65 d66 d67 d68 sg18 d69 d70 d71 d72 sg19 d73 d74 d75 d76 sg20 d77 d78 d79 d80 sg21 d81 d82 d83 d84 sg22 d85 d86 d87 d88 sg23 d89 d90 d91 d92 sg24 d93 d94 d95 d96 sg25 d97 d98 d99 d100 sg26 d101 d102 d103 d104 sg27 d105 d106 d107 d108 sg28 d109 d110 d111 d112 sg29 d113 d114 d115 d116 sg30 d117 d118 d119 d120 sg31 d121 d122 d123 d124 sg32 d125 d126 d127 d128 sg33 d129 d130 d131 d132 sg34 d133 d134 d135 d136 sg35 d137 d138 d139 d140 sg36 d141 d142 d143 d144 sg37 d145 d146 d147 d148 sg38 d149 d150 d151 d152 sg39 d153 d154 d155 d156 sg40 d157 d158 d159 d160 sg41 d161 d162 d163 d164 sg42 d165 d166 d167 d168 sg43 d169 d170 d171 d172 sg44 d173 d174 d175 d176 sg45 d177 d178 d179 d180 sg46 d181 d182 d183 d184 sg47 d185 d186 d187 d188 sg48 d189 d190 d191 d192 sg49 d193 d194 d195 d196 sg50 d197 d198 d199 d200 sg51 d201 d202 d203 d204 note: the segment output port function is assumed to be selected for the output pins ? sg1/p1 to sg12/p12.
pt6526 v1.1 13 november 2009 to illustrate further, the states of the s 21 output pin is given in the table below. display data state of sg21 output pin d81 d82 d83 d84 0 0 0 0 lcd segments corresponding to com1 to com4 are off. 0 0 0 1 lcd segment corresponding to com4 is on. 0 0 1 0 lcd segment corresponding to com3 is on. 0 0 1 1 lcd segments corresponding to com3 and com4 are on. 0 1 0 0 lcd segment corresponding to com2 is on. 0 1 0 1 lcd segments corresponding to com2 and com4 are on. 0 1 1 0 lcd segments corresponding to com2 and com3 are on. 0 1 1 1 lcd segments corresponding to com2, com3 and com4 are on. 1 0 0 0 lcd segment corresponding to com1 is on. 1 0 0 1 lcd segments corresponding to com1 and com4 are on. 1 0 1 0 lcd segments corresponding to com1 and com3 are on. 1 0 1 1 lcd segments corresponding to com1, com3 and com4 are on. 1 1 0 0 lcd segments corresponding to com1 and com2 are on. 1 1 0 1 lcd segments corresponding to com1, com2, and com4 are on. 1 1 1 0 lcd segments corresponding to com1, com2, and com3 are on. 1 1 1 1 lcd segments corresponding to com1 and com 4 are on.
pt6526 v1.1 14 november 2009 serial data input condition 1: when clk is terminated at ?low? level notes: 1. address: 41h 2. d1 to d204: display data 3. cu: normal mode current drain control data 4. p0 to p3: segment output port/general purpose port control data bit 5. dr: 1/2 or 1/3 bias drive control data bit 6. sc: segment on /off control data bit 7. bu: normal mode/power-saving mode control data bit
pt6526 v1.1 15 november 2009 condition 2: when clk is terminated at ?high? level notes: 1. address: 41h 2. d1 to d204: display data 3. cu: normal mode current drain control data 4. p0 to p3: segment output port / general purpose port control data bit 5. dr: 1/2 or 1/3 bias drive control data bit 6. sc: segment on /off control data bit 7. bu: normal mode/power-saving mode control data bit
pt6526 v1.1 16 november 2009 serial data transfer serial data transfer for 157 or more segments serial data transfer for less than 157 segments under a serial data transfer whereby less than 157 segments are used, 64, 128 or 192 bits of serial data must be transmitted depending on the actual number of segments used. the display data bits d1 to d52 and the control data must always sent. please refer to the figure below.
pt6526 v1.1 17 november 2009 1/4 duty, 1/2 bias drive technique
pt6526 v1.1 18 november 2009 1/4 duty, 1/3 bias drive technique
pt6526 v1.1 19 november 2009 absolute maximum rating (unless otherwise stated, ta=25 o c, vss=0v) parameter symbol condition rating unit maximum supply voltage vddmax vdd -0.3 to +7.0 v input voltage vin1 ce, clk, di, /inh -0.3 to +7.0 v vin2 osc, vdd1, vdd2 -0.3 to vdd+0.3 v output voltage vout osc, sg1 to sg51, com1 to com4, p1 to p12 -0.3 to vdd+0.3 v output current iout1 sg1 to sg51 300 a iout2 com1 to com4 3 ma iout3 p1 to p12 5 ma allowable power dissipation pdmax ta=85 o c 200 mw operating temperature topr -40 to +85 o c storage temperature tstg -65 to +150 o c allowable operating range (unless otherwise stated, ta=25 o c, vss=0v) parameter symbol condition min. typ. max. unit supply voltage vdd vdd 4.5 - 6.0 v input voltage vdd1 vdd1 - 2/3vdd vdd v vdd2 vdd2 - 1/3vdd vdd v high level input voltage vih ce , clk, di, /inh 2.4 - vdd v low level input voltage vil ce, clk, di, /inh 0 - 0.7 v recommended external resistance rosc osc - 270 - k ? recommended external capacitance cosc osc - 100 - pf guaranteed oscillation range fosc osc 25 50 100 khz data setup time tds clk, di (see note) 160 - - ns data hold time tdh clk, di (see note) 160 - - ns ce wait time tcp ce, clk (see note) 160 - - ns ce setup time tcs ce, clk (see note) 160 - - ns ce hold time tch ce, clk (see note) 160 - - ns high level clock pulse width t h clk (see note) 160 - - ns low level clock pulse width t l clk, (see note) 160 - - ns rise time tr ce, clk, di (see note) - 160 - ns fall time tf ce, clk, di (see note) - 160 - ns /inh switching time tc /inh, ce (see note) 10 - - s
pt6526 v1.1 20 november 2009 notes: 1. when clk is terminated at ?low? level 2. when clk is terminated at ?high? level.
pt6526 v1.1 21 november 2009 electrical characteristics (unless otherwise stated, ta=25 o c, vss=0v) parameter symbol conditions min. typ. max. unit hysteresis vh ce, clk, di, /inh - 0.1vdd - v high level input current iih ce, clk, di, /inh vi=6.0v - - 5.0 a low level input current iil ce, clk, di, /inh vi=0v -5.0 - - a high level output voltage voh1 sg1 to sg51 io=-20a vdd-1.0 - - v voh2 com1 to com2 io=-100a vdd-1.0 - - v voh3 p1 to p12 io=-1ma vdd-1.0 - - v low level output voltage vol1 sg1 to sg51 io=20a - - 1.0 v vol2 com1 to com4 io=100a - - 1.0 v vol3 p1 to p12 io=1ma - - 1.0 v middle level output voltage vmid1 com1 to com4 1/2 bias, io=100a 1/2vdd-1.0 - 1/2vdd+1.0 v vmid2 sg1 to sg51 1/3 bias, io=20a 2/3vdd-1.0 - 2/3vdd+1.0 v vmid3 sg1 to sg51 1/3 bias, io=20a 1/3vdd-1.0 - 1/3vdd+1.0 v vmid4 com1 to com4 1/3 bias, io=100a 2/3vdd-1.0 - 2/3vdd+1.0 v vmid5 com1 to com4 1/3 bias, io=100a 1/3vdd-1.0 - 1/3vdd+1.0 v oscillation fequency fosc osc rosc=270k ? , cosc=100pf 40 50 60 khz current drain idd1 power saving mode - - 5 a idd2 vdd=6v outputs open 1/2 bias, fosc=50khz control data cu=0 - 200 400 a idd3 vdd=6.0v outputs open 1/3 bias, fosc=50khz control data cu=0 - 250 500 a idd4 vdd=6.0v outputs open 1/2 bias, fosc=50khz control data cu=1 - 130 260 a idd5 vdd=6.0 outputs open 1/3 bias, fosc=50khz control data cu=1 - 150 300 a
pt6526 v1.1 22 november 2009 note: the bias voltage generation divider built-into the v dd1 and vdd2 are not included. please refer to the diagram below.
pt6526 v1.1 23 november 2009 package information 64 pins, lqfp (body size: 10mm x 10mm, pitch: 0.50mm, thk body: 1.40mm) symbol min. nom. max. a - - 1.60 a1 0.05 - 0.15 a2 1.35 1.40 1.45 b 0.17 0.22 0.27 c 0.09 - 0.20 d 11.80 12.00 12.20 d1 9.90 10.00 10.10 e 11.80 12.00 12.20 e1 9.90 10.00 10.10 e 0.50 bsc l 0.45 0.60 0.75 l1 1.00 ref 0 3.5 7 notes: 1. unit: mm 2. refer to jedec ms-026bcb
pt6526 v1.1 24 november 2009 important notice princeton technology corporation (ptc ) reserves the right to make co rrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time. ptc cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a ptc product. no circuit patent licenses are implied. princeton technology corp. 2f, 233-1, baociao road, sindian, taipei 23145, taiwan tel: 886-2-66296288 fax: 886-2-29174598 http://www.princeton.com.tw


▲Up To Search▲   

 
Price & Availability of PT6526-LQ

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X