![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
january 2007 hys64d64020hbdl?5?c hys64d64020gbdl?5?c hys64d64020hbdl?6?c hys64d64020gbdl?6?c 200-pin small outline dual -in-line memory modules so-dimm ddr sdram internet data sheet rev. 1.21
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules qag_techdoc_rev400 / 3.2 qag / 2006-08-07 2 03292006-f1ib-1i3e hys64d64020hbdl?5?c, hys64d64020gbdl?5?c, hys64d64020hbdl?6?c, hys64d64020gbdl?6?c revision history: 2007-01, rev. 1.21 page subjects (major chang es since last revision) all qimonda update all adapted internet edition previous revision: 2005-09, rev. 1.2 internet data sheet rev. 1.21, 2007-01 3 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 1overview this chapter lists all main features of the product fam ily hys64d64020[h/g]bd l?[5/6]?c and the ordering information. 1.1 features ? non-parity 200-pin small outline dual-in-line memory modules ?two ranks 64m 64 organization ? jedec standard double data rate synchronous drams (ddr sdram) ? single +2.5 v ( 0.2 v) power supply and single +2.6 v ( 0.1 v) power supply for ddr400 ? built with 256 mbit ddr sdrams organised as 8 in p?tfbga?60 packages ? programmable cas latency, burst length, and wrap sequence (sequential & interleave) ? auto refresh (cbr) and self refresh ? ras-lockout supported t rap = t rcd ? all inputs and outputs sstl_2 compatible ? serial presence detect with e 2 prom ? jedec standard form factor: 67.60 mm 31.75 mm 3.80 mm ? gold plated contacts table 1 performance part number speed code ?5 ?6 unit speed grade component ddr400b ddr333b ? module pc3200?3033 pc2700?2533 ? max. clock frequency @cl3 f ck3 200 166 mhz @cl2.5 f ck2.5 166 166 mhz @cl2 f ck2 133 133 mhz internet data sheet rev. 1.21, 2007-01 4 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 1.2 description the hys64d64020hbdl?5?c and hys64d64020gbdl?5? c are industry standard 200-pin small outline dual-in-line memory modules (so-dimms) organized as 64m 64. the memory array is designed with double data rate synchronous drams (ddr sdram). a variety of decoupling capacitors are mounted on the pc board. the dimms feature serial presence detect based on a serial e 2 prom device using the 2-pin i 2 c protocol. the first 128 bytes are programmed with configuration data and the second 128 bytes are available to the customer. table 2 ordering information table 3 ordering information for rohs compliant products notes 1. all part numbers end with a place code designating the silicon-die revision. reference information available on request. example: hys64d32020gdl-6-b, indicating rev. b dies are used for sdram components. 2. the compliance code is printed on the module labels describin g the speed sort (for example ?pc2700?), the latencies and spd code definition (for ex ample ?2033?0? means cas latency of 2.0 clocks, rcd 1) latency of 3 clocks, row precharge latency of 3 clocks, and jedec spd code definiton version 0), and the raw card used for this module. type compliance code description sdram technology pc3200 (cl=3.0) hys64d64020gbdl?5?c pc3200s?3033?1?z two ranks 512 mb so-dimm 32 mbit ( 8) pc2700 (cl=2.5) hys64d64020gbdl?6?c pc2700s?2533?0?z two ranks 512 mb so-dimm 32 mbit ( 8) product type 1) 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in elec trical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. compliance code descri ption sdram technology pc3200 (cl=3.0) hys64d64020hbdl?5?c pc3200s?3033?1?z two ranks 512 mb so-dimm 32 mbit ( 8) pc2700 (cl=2.5) hys64d64020hbdl?6?c pc2700s?2533?0?z two ranks 512 mb so-dimm 32 mbit ( 8) 1) rcd: row-column-delay internet data sheet rev. 1.21, 2007-01 5 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 2 pin configuration the pin configuration of the unbuffered small outline ddr sdram dimm is listed by function in table 4 (184 pins). the abbreviations used in columns pin and buffer type are explained in table 5 and table 6 respectively. the pin numbering is depicted in figure 1 . table 4 pin configuration of so-dimm pin# name pin type buffer type function clock signals 35 ck0 i sstl clock signal 160 ck1 i sstl clock signal 89 ck2 i sstl clock signal note: ecc type module nc nc ? note: non-ecc type module 37 ck0 i sstl complement clock 158 ck1 i sstl complement clock 91 ck2 i sstl complement clock note: ecc type module nc nc ? note: non-ecc type module 96 cke0 i sstl clock enable rank 0 95 cke1 i sstl clock enable rank 1 note: 2-rank module nc nc ? note: 1-rank module control signals 121 s0 i sstl chip select rank 0 122 s1 i sstl chip select rank 1 note: 2-ranks module nc nc ? note: 1-rank module 118 ras i sstl row address strobe 120 cas i sstl column address strobe 119 we i sstl write enable address signals 117 ba0 i sstl bank address bus 1:0 116 ba1 i sstl internet data sheet rev. 1.21, 2007-01 6 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 112 a0 i sstl address bus 11:0 111 a1 i sstl 110 a2 i sstl 109 a3 i sstl 108 a4 i sstl 107 a5 i sstl 106 a6 i sstl 105 a7 i sstl 102 a8 i sstl 101 a9 i sstl 115 a10 i sstl ap i sstl 100 a11 i sstl 99 a12 i sstl address signal 12 note: module based on 256 mbit or larger dies nc nc ? note: 128 mbit based module 123 a13 i sstl address signal 13 note: 1 gbit based module nc nc ? note: module based on 512 mbit or smaller dies data signals 5 dq0 i/o sstl data bus 63:0 7 dq1 i/o sstl 13 dq2 i/o sstl 17 dq3 i/o sstl 6 dq4 i/o sstl 8 dq5 i/o sstl 14 dq6 i/o sstl 18 dq7 i/o sstl 19 dq8 i/o sstl 23 dq9 i/o sstl 29 dq10 i/o sstl 31 dq11 i/o sstl 20 dq12 i/o sstl 24 dq13 i/o sstl pin# name pin type buffer type function internet data sheet rev. 1.21, 2007-01 7 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 30 dq14 i/o sstl data bus 63:0 32 dq15 i/o sstl 41 dq16 i/o sstl 43 dq17 i/o sstl 49 dq18 i/o sstl 53 dq19 i/o sstl 42 dq20 i/o sstl 44 dq21 i/o sstl 50 dq22 i/o sstl 54 dq23 i/o sstl 55 dq24 i/o sstl 59 dq25 i/o sstl 65 dq26 i/o sstl 67 dq27 i/o sstl 56 dq28 i/o sstl 60 dq29 i/o sstl 66 dq30 i/o sstl 68 dq31 i/o sstl 127 dq32 i/o sstl 129 dq33 i/o sstl 135 dq34 i/o sstl 139 dq35 i/o sstl 128 dq36 i/o sstl 130 dq37 i/o sstl 136 dq38 i/o sstl 140 dq39 i/o sstl 141 dq40 i/o sstl 145 dq41 i/o sstl 151 dq42 i/o sstl 153 dq43 i/o sstl 142 dq44 i/o sstl 146 dq45 i/o sstl 152 dq46 i/o sstl 154 dq47 i/o sstl 163 dq48 i/o sstl 165 dq49 i/o sstl 171 dq50 i/o sstl 175 dq51 i/o sstl 164 dq52 i/o sstl 166 dq53 i/o sstl pin# name pin type buffer type function internet data sheet rev. 1.21, 2007-01 8 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 172 dq54 i/o sstl data bus 63:0 176 dq55 i/o sstl 177 dq56 i/o sstl 181 dq57 i/o sstl 187 dq58 i/o sstl 189 dq59 i/o sstl 178 dq60 i/o sstl 182 dq61 i/o sstl 188 dq62 i/o sstl 190 dq63 i/o sstl 71 cb0 i/o sstl check bit 0 note: ecc type module nc nc ? note: non-ecc module 73 cb1 i/o sstl check bit 1 note: ecc type module nc nc ? note: non-ecc module 79 cb2 i/o sstl check bit 2 note: ecc type module nc nc ? note: non-ecc module 83 cb3 i/o sstl check bit 3 note: ecc type module nc nc ? note: non-ecc module 72 cb4 i/o sstl check bit 4 note: ecc type module nc nc ? note: non-ecc module 74 cb5 i/o sstl check bit 5 note: ecc type module nc nc ? note: non-ecc module 80 cb6 i/o sstl check bit 6 note: ecc type module nc nc ? note: non-ecc module 84 cb7 i/o sstl check bit 7 note: ecc type module nc nc ? note: non-ecc module pin# name pin type buffer type function internet data sheet rev. 1.21, 2007-01 9 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 11 dqs0 i/o sstl data strobes 7:0 25 dqs1 i/o sstl 47 dqs2 i/o sstl 61 dqs3 i/o sstl 133 dqs4 i/o sstl 147 dqs5 i/o sstl 169 dqs6 i/o sstl 183 dqs7 i/o sstl 77 dqs8 i/o sstl data strobe 8 note: ecc type module nc nc ? note: non-ecc module 12 dm0 i sstl data mask 7:0 26 dm1 i sstl 48 dm2 i sstl 62 dm3 i sstl 134 dm4 i sstl 148 dm5 i sstl 170 dm6 i sstl 184 dm7 i sstl 78 dm8 i sstl data mask 8 note: ecc type module nc nc ? note: non-ecc module eeprom 195 scl i cmos serial bus clock 193 sda i/o od serial bus data 194 sa0 i cmos slave address select bus 2:0 196 sa1 i cmos 198 sa2 i cmos power supplies 1,2 v ref ai ? i/o reference voltage 197 v ddspd pwr ? eeprom power supply pin# name pin type buffer type function internet data sheet rev. 1.21, 2007-01 10 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 9,10,21, 22, 33, 34, 36, 45, 46, 57, 58, 69, 70, 81, 82, 92, 93, 94, 113, 114, 131, 132, 143, 144, 155, 156, 157, 167, 168, 179, 180, 191, 192 v dd pwr ? power supply pin# name pin type buffer type function internet data sheet rev. 1.21, 2007-01 11 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules 3,4, 15, 16, 27, 28, 38, 39, 40, 51, 52, 63, 64, 75, 76, 87, 88, 90, 103, 104, 125, 126, 137, 138, 149, 150, 159, 161, 162, 173, 174, 185, 186 v ss gnd ? ground plane other pins 199 v ddid ood v dd identification 85, 86, 97, 98, 124, 200 nc nc ? not connected pin# name pin type buffer type function internet data sheet rev. 1.21, 2007-01 12 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules table 5 abbreviations for pin type table 6 abbreviations for buffer type abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectio nal input/output signal. ai input. analog levels. pwr power gnd ground nc not connected abbreviation description sstl serial stub terminalted logic (sstl2) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 operat ional states, active low and tristate, and allows multiple devices to share as a wire-or. internet data sheet rev. 1.21, 2007-01 13 03292006-f1ib-1i3e hys64d64020[h/g]bdl?[5/6]?c small outline ddr sdram modules figure 1 pin configuration diagram 200-pin so-dimm table 7 address format density organization memory ranks sdrams # of sdrams # of row/bank/ columns bits refresh period interval 512mb 64m 64 2 32m 8 16 13/2/10 8k 64 ms 7.8 ms 0 3 3 ' 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 9 5 ( ) ' 4 9 ' ' ' 4 ' 4 9 ' ' ' 0 ' 4 9 ' ' ' 4 ' 0 ' 4 ' 4 ' 4 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q ' 4 ' 0 ' 4 ' 4 ' 4 & |