![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
rev 1.6 7/16/03 1 of 21 www.xicor.com dual two-wiper digitally-controlled (xdcp ) potentiometer features dual two-wiper solid state potentiometer 256 resistor tap points?.4% resolution 2-wire serial interface for write, read, and transfer operations of the potentiometer up/down interface for individual potentiometer wipers wiper resistance, 40 ? typical non-volatile storage of wiper positions power on recall loads saved wiper position on power up. standby current < 20? max maximum wiper current: 3ma ? cc : 2.7v to 5.5v operation 2.8k ? , 10k ? , 50k ? , 100k ? version of total pot resistance endurance: 100,000 data changes per bit per register 100 yr. data retention 24-lead tssop description the X9455 integrates 2 digitally controlled potentiome- ters (xdcp), each one with dual wipers, on a mono- lithic cmos integrated circuit. the digitally controlled potentiometer is implemented using 255 resistive elements in a series array. between each element are tap points connected to wiper termi- nals through switches. the position of each wiper on the array is controlled by the user through the u/d or 2-wire bus interface. each potentiometer wiper has associated with it two volatile wiper counter register (wcr) and each wcr has associated with it four non- volatile data registers that can be directly written to and read by the user. the contents of the wcr con- trols the position of the wiper on the resistor array though the switches. the contents of the default data registers (dr0a0, dr0b0, dr1a0, dr1b0) are loaded into the wcr on power up. the dcp can be used as a four-terminal potentiometer in a wide variety of applications including the program- ming of bias voltages, window comparators, and three resistor programmable networks. functional diagram v cc v ss 2-wire r w0a a0 a1 sda scl cs u/d a2 ds0 ds1 wp wcr0a dr0a0 dr0a1 dr0a2 dr0a3 r h0 r l0 dcp0 wcr0b dr0b0 dr0b1 dr0b2 dr0b3 r w0b r w1a wcr1a dr1a0 dr1a1 dr1a2 dr1a3 r h1 r l1 dcp1 wcr1b dr1b1 dr1b2 dr1b3 r w1b powerup, interface control and status interface up/down interface dr1b0 X9455 new features dual wipers dual interface
2 of 21 rev 1.6 7/16/03 www.xicor.com X9455 pin configuration tssop rh1 nc rw1a 1 2 3 4 5 6 7 14 20 19 18 17 16 15 X9455 ds0 ds1 a0 rw0b u/ d nc scl rl1 vss nc rw0a cs rh0 rl0 rw1b nc vcc 8 9 10 13 wp a2 11 12 sda a1 24 23 22 21 ordering information ordering number rtotal package operating temperature range X9455yv24-2.7 2.8k ? 24-lead tssop 0? to 70? X9455yv24i-2.7 2.8k ? 24-lead tssop -40? to +85? X9455wv24-2.7 10k ? 24-lead tssop 0? to 70? X9455wv24i-2.7 10k ? 24-lead tssop -40? to +85? X9455uv24-2.7 50k ? 24-lead tssop 0? to 70? X9455uv24i-2.7 50k ? 24-lead tssop -40? to +85? X9455tv24-2.7 100k ? 24-lead tssop 0? to 70? X9455tv24i-2.7 100k ? 24-lead tssop -40? to +85? 3 of 21 rev 1.6 7/16/03 www.xicor.com X9455 pin assignments tssop pin symbol brief description 1 ds0 wiper selection input for up/down interface 2 a0 device address for 2-wire interface 3 rw0b second wiper terminal of dcp0 4 nc no connect 5 nc no connect 6u/d increment/decrement for up/down interface 7 vcc system supply voltage 8 rl0 low terminal of dcp0 9 rh0 high terminal of dcp0 10 rw0a first wiper terminal of the dcp0 11 a2 device address for 2-wire interface 12 wp hardware write protect (active low) 13 sda serial data input/output for 2-wire interface 14 a1 device address for 2-wire interface 15 nc no connect 16 nc no connect 17 rw1b second wiper terminal of dcp1 18 vss system ground 19 cs chip select for up/down interface 20 rw1a first wiper terminal of dcp1 21 rh1 high terminal of dcp1 22 rl1 low terminal of dcp1 23 scl serial clock for 2-wire interface 24 ds1 wiper selection input for up/down interface X9455 4 of 21 rev 1.6 7/16/03 www.xicor.com absolute maximum ratings junction temperature under bias ......?5 c to +135 c storage temperature .........................?5 c to +150 c voltage at any digital interface pin with respect to v ss .................................. ?v to +7v v cc ............................................................ ?v to +7v voltage at any dcp pin with respect to v ss ..........................................-1v to v cc lead temperature (soldering, 10 seconds).........300 c i w (10 seconds) ................................................. ?ma comment stresses above those listed under ?bsolute maximum ratings may cause permanent damage to the device. this is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this speci?a- tion) is not implied. exposure to absolute maximum rat- ing conditions for extended periods may affect device reliability. recommended operating conditions temp min. max. commercial 0 c +70 c industrial ?0 c +85 c device supply voltage (v cc ) (4) limits X9455 2.7v to 5.5v analog characteristics (over recommended operating conditions unless otherwise stated.) symbol parameter limits test conditions min. typ. (4) max. unit r total end to end resistance 2.8, 10, 50, 100 k ? y, w, u, t versions respectively end to end resistance tolerance -20 +20 % power rating 50 mw 25?, each dcp r total matching dcp to dcp resistance matching 0.75 2.0 % i w (5) wiper current -3.0 +3.0 ma see test circuit r w wiper resistance 50 150 ? wiper current = v term voltage on any dcp pin vss vcc v noise (5) -120 dbv ref: 1khz resolution 0.4 % absolute linearity (1) ? +1 mi (3) v(r h0 )=v(r h1 )=v cc v(r l0 )=v(r l1 )=v ss relative linearity (2) ?.3 +0.3 mi (3) temperature coefficient of resistance (5) 300 ppm/ c ratiometric temperature (5) coefficient ?0 +20 ppm/? c h /c l /c w potentiometer capacitance (5) 10/10/25 pf see equivalent circuit i ol leakage on dcp pins 0.1 10 ? voltage at pin from v ss to v cc v cc r total 5 of 21 rev 1.6 7/16/03 www.xicor.com X9455 d.c. operating characteristics (over the recommended operating conditions unless otherwise specified.) endurance and data retention capacitance power-up timing a.c. test conditions symbol parameter limits test conditions min. max. units i cc1 v cc supply current (volatile write/read) 3maf scl = 400khz; sda = open; (for 2-wire, active, read and volatile write states only) i cc2 v cc supply current (active) 3maf scl = 200khz; (for u/d interface, increment, decrement) i cc3 v cc supply current (nonvolatile write) 5maf scl = 400khz; sda = open; (for 2-wire, active, nonvolatile write state only) i sb v cc current (standby) 20 ? v cc = +5.5v; v in = v ss or v cc ; sda = v cc ; (for 2-wire, standby state only) i l leakage current, bus interface pins -10 10 ? voltage at pin from v ss to v cc v ih input high voltage v cc x 0.7 v cc + 1 v v il input low voltage ? v cc x 0.3 v v ol sda pin output low voltage 0.4 v i ol = 3ma parameter min. units minimum endurance 100,000 data changes per bit data retention 100 years symbol test max. units test conditions c in/out (5) input / output capacitance (sda) 8 pf v out = 0v c in (5) input capacitance (ds0, ds1, cs , u/d , scl, wp , a2, a1 and a0 ) 6pfv in = 0v symbol parameter max. units t d (5)(9) power up delay from v cc power up (v cc above 2.7v) to wiper position recall com- pleted, and communication interfaces ready for operation. 2ms i nput pulse levels v cc x 0.1 to v cc x 0.9 input rise and fall times 10ns input and output timing threshold level v cc x 0.5 external load at pin sda 2.3k ? to v cc and 100 pf to v ss 6 of 21 rev 1.6 7/16/03 www.xicor.com X9455 2-wire interface timing(s) sda vs. scl timing wp , a0, a1, and a2 pin timing symbol parameter min. max. units f scl clock frequency 400 khz t high clock high time 600 ns t low clock low time 1300 ns t su:sta start condition setup time 600 ns t hd:sta start condition hold time 600 ns t su:sto stop condition setup time 600 ns t su:dat sda data input setup time 100 ns t hd:dat sda data input hold time 30 ns t r (5) scl and sda rise time 300 ns t f (5) scl and sda fall time 300 ns t aa (5) scl low to sda data output valid time 0.9 ? t dh sda data output hold time 0 ns t in (5) pulse width suppression time at scl and sda inputs 50 ns t buf (5) bus free time (prior to any transmission) 1200 ns t su:wpa (5) a0, a1, a2 and wp setup time 600 ns t hd:wpa (5) a0, a1, a2 and wp hold time 600 ns t su:sto t dh t high t su:sta t hd:sta t hd:dat t su:dat scl sda (input timing) sda (output timing) t f t low t buf t aa t r t hd:wp scl sda in wp , a0, a1, or a2 t su:wp clk 1 start stop 7 of 21 rev 1.6 7/16/03 www.xicor.com X9455 increment/decrement timing increment/decrement timing symbol parameter limits units min. typ. (4) max. t ci cs to scl setup 600 ns t id (5) scl high to u/d , ds0 or ds1 change 600 ns t di (5) u/d , ds0 or ds1 to scl setup 600 ns t il scl low period 2.5 ? t ih scl high period 2.5 ? t ic scl inactive to cs inactive (nonvolatile store setup time) 1 s t cphs cs deselect time (store) 10 ms t cphns (5) cs deselect time (no store) 1 s t iw (5) scl to r w change 100 500 ? t cyc scl cycle time 5 s t r , t f (5) scl input rise and fall time 500 ? cs scl u/d r w t ci t il t ih t cyc t id t di t iw mi (3) t ic t cphs t f t r 10% 90% 90% t cphns ds0, ds1 8 of 21 rev 1.6 7/16/03 www.xicor.com X9455 high-voltage write cycle timing xdcp timing notes: (1) absolute linearity is utilized to determine actual wiper voltage versus expected voltage = [v(r w(n)(actual) )?(r w(n)(expected) )]/mi v(r w(n)(expected) ) = n(v(r h )-v(r l ))/255 + v(r l ), with n from 0 to 255. (2) relative linearity is a measure of the error in step size between taps = [v(r w(n+1) )?v(r w(n) ) + mi)]/mi , with n from 0 to 254 (3) 1 ml = minimum increment = [v(r h )?(r l )]/255. (4) typical values are for t a = 25? and nominal supply voltage. (5) this parameter is not 100% tested. (6) ratiometric temperature coef?ient = (v(r w ) t1(n) ?(r w ) t2(n) )/[v(r w ) t1(n) (t1?2)] x 10 6 , with t1 & t2 being 2 temperatures, and n from 0 to 255. (7) measured with wiper at tap position 255, r l grounded, using test circuit. (8) t wc is the minimum cycle time to be allowed for any nonvolatile write by the user, unless acknowledge polling is used. it is the t ime from a valid stop condition at the end of a write sequence of a 2-wire interface write operation, or from the rising edge of cs of a valid ?tore operation of the up/down interface, to the end of the self-timed internal nonvolatile write cycle. (9) the recommended power up sequence is to apply v cc /v ss ?st, then the potentiometer voltages. during power up, the data sheet parameters for the dcp do not fully apply until t d after v cc reaches its ?al value. in order to prevent unwanted tap position changes, or an inadvertant store, bring the cs pin high before or concurrently with the v cc pin on power up. symbol parameter typ. max. units t wc (8)(5) non-volatile write cycle time 5 10 ms symbol parameter min. max. units t wrl (5) scl rising edge to wiper code changed, wiper response time after instruction issued (all load instructions) 520 s test circuit equivalent circuit force current test point r w c h c l r w r total c w r h r l 9 of 21 rev 1.6 7/16/03 www.xicor.com X9455 pin descriptions bus interface pins s erial d ata i nput /o utput (sda) the sda is a bidirectional serial data input/output pin for the 2-wire interface. it receives device address, operation code, wiper register address and data from a 2-wire external master device at the rising edge of the serial clock scl, and it shifts out data after each falling edge of the serial clock scl. sda requires an external pull-up resistor, since it s an open drain output. s erial c lock (scl) this input is the serial clock of the 2-wire and up/down interface. d evice a ddress (a2?0) the address inputs are used to set the least signi?ant 3 bits of the 8-bit 2-wire interface slave address. a match in the slave address serial data stream must be made with the address input pins in order to initiate communication with the X9455. a maximum of 8 devices may occupy the 2-wire serial bus. c hip s elect (cs ) when the cs pin is low, increment or decrement operations are possible using the scl and u/d pins. the 2-wire interface is disabled at this time. when cs is high, the 2-wire interface is enabled. u p or d own c ontrol (u/d ) the u/d input pin is held high during increment oper- ations and held low during decrement operations. dcp s elect (ds1-ds0) the ds1-ds0 select one of the four dcps for an up/ down interface operation. h ardware w rite p rotect i nput (wp ) when the wp pin is set low, ?rite operations to non volatile dcp data registers are disabled. this includes both 2-wire interface non-volatile ?rite? and up/down interface ?tore operations. dcp pins r h0 , r l0 , r h1 , r l1 these pins are equivalent to the terminal connections on mechanical potentiometers. since there are two dcps, there is one set of r h and r l for each dcp. r w0a , r w0b , r w1a , and r w1b the wiper pins are equivalent to the wiper terminals of mechanical potentiometers. since there are two wipers per dcp, there are four r w pins. X9455 10 of 21 rev 1.6 7/16/03 www.xicor.com principles of operation the X9455 is an integrated circuit incorporating two resistor arrays with dual wipers on each array, their associated registers and counters, and the serial inter- face logic providing direct communication between the host and the digitally controlled potentiometers. this section provides detail description of the following: resistor array up/down interface 2-wire interface resistor array description the X9455 is comprised of two resistor arrays. each array contains 255 discrete resistive segments that are connected in series. the physical ends of each array are equivalent to the ?ed terminals of a mechanical potentiometer (r hi and r li inputs). (see figure 1.) each array has two independent wipers. at both ends of each array and between each resistor segment are two switches, one connected to each of the wiper pins (r wia and r wib ). within each individual array only one switch of each wiper may be turned on at a time. these switches are controlled by two wiper counter register (wcr). the 8-bits of the wcr are decoded to select and enable one of 256 switches. note that each wiper has a dedicated wcr. when all bits of a wcr are zeroes, the switch closest to the corresponding r l pin is selected. when all bits of a wcr are ones, the switch closest to the corresponding r h pin is selected. the wcrs are volatile and may be written directly. there are four non-volatile data registers(dr) associ- ated with each wcr. each dr can be loaded into wcr. all drs and wcrs can be read or written. power up and down requirements during power up cs must be high to avoid inadvertant ?tore operations. at power up, the contents of data registers level 0 (dr0a0, dr0b0, dr1a0, and dr1b0), are loaded into the corresponding wiper counter register. figure 1. detailed block diagram of one dcp one of wcria[7:0] r hi r wia r li = ff hex 255 254 255 256 decoder volatile 8-bit wiper counter register wcria four non-volatile data registers dria0, dria1, dria2, and dria3 ??is either 0 or 1 wcrib[7:0] = 00 hex 1 0 r wib 254 0 1 wcrib[7:0] = ff hex wcria[7:0] = 00 hex volatile 8-bit wiper counter register wcrib four non-volatile data registers drib0, drib1, drib2, and drib3 2-wire and up/down interfaces . . . . . . 11 of 21 rev 1.6 7/16/03 www.xicor.com X9455 up/down interface operation the scl, u/d , cs , ds0 and ds1 inputs control the movement of the wiper along the resistor array. with cs set low the device is selected and enabled to respond to the u/d and scl inputs. high to low transitions on scl will increment or decrement (depending on the state of the u/d input) a wiper counter register selected by ds0 and ds1. the output of this counter is decoded to select one of 256 wiper positions along the resistor array. the value of the counter is stored in nonvolatile data register level 0 of the corresponding wcr whenever cs transitions high while the scl and wp inputs are high (see table 1). during a ?tore operation bits wcrsel1 and wcrsel0 in the status register must be both ?? which is their power up default value. other combinations are reserved and must not be used. the system may select the X9455, move a wiper, and deselect the device without having to store the latest wiper position in nonvolatile memory. after the wiper movement is performed as described above and once the new position is reached, the system must keep scl low while taking cs high. the new wiper pos- tion is maintained until changed by the system or until a power-down/up cycle recalled the previously stored data. this procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. the adjustments might be based on user prefer- ence, system parameter changes due to temperaure drift, etc. the state of u/d may be changed while cs remains low. this allows the host system to enable the device and then move the wiper up and down until the proper trim is attained. the 2-wire interface is disabled while cs remains low. table 1. dcp selection for up/down control mode selection for up/down control *while in standby, the 2-wire interface is enabled ds1 ds0 selected wiper control register 0 0 wiper a of dcp0 1 1 wiper b of dcp0 1 0 wiper a of dcp1 0 1 wiper b of dcp1 cs scl u/d mode l h wiper up l l wiper down h x store wiper position to non- volatile memory if wp pin is high. no store, return to stand- by, if wp pin is low. h x x standby* l x no store, return to standby l h wiper up (not recommended) l l wiper down (not recommended) X9455 12 of 21 rev 1.6 7/16/03 www.xicor.com 2-wire serial interface protocol overview the device supports a bidirectional bus oriented protocol. the protocol de?es any device that sends data onto the bus as a transmitter, and the receiving device as the receiver. the device controlling the transfer is called the master and the device being controlled is called the slave. the master always initiates data transfers, and provides the clock for both transmit and receive operations. the X9455 operates as a slave in all applications. all 2-wire interface operations must begin with a start, followed by a slave address byte. the slave address selects the X9455, and speci?s if a read or write operation is to be performed. all communication over the 2-wire interface is conducted by sending the msb of each byte of data ?st. serial clock and data data states on the sda line can change only while scl is low. sda state changes while scl is high are reserved for indicating start and stop conditions. see figure 2. on power up of the X9455, the sda pin is in the input mode. serial start condition all commands are preceded by the start condition, which is a high to low transition of sda while scl is high. the device continuously monitors the sda and scl lines for the start condition and does not respond to any command until this condition has been met. see figure 2. serial stop condition all communications must be terminated by a stop condition, which is a low to high transition of sda while scl is high. the stop condition is also used to place the device into the standby power mode after a read sequence. a stop condition can only be issued after the transmitting device has released the bus. see figure 2. figure 2. valid data changes, start, and stop conditions sda scl start data data stop stable change data stable 13 of 21 rev 1.6 7/16/03 www.xicor.com X9455 serial acknowledge an ack (acknowledge), is a software convention used to indicate a successful data transfer. the transmitting device, either master or slave, releases the bus after transmitting eight bits. during the ninth clock cycle, the receiver pulls the sda line low to acknowledge the reception of the eight bits of data. see figure 3. the device responds with an ack after recognition of a start condition followed by a valid slave address byte. a valid slave address byte must contain the device type identi?r 0101, and the device address bits matching the logic state of pins a2, a1, and a0. see figure 4. if a write operation is selected, the device responds with an ack after the receipt of each subsequent eight-bit word. in the read mode, the device transmits eight bits of data, releases the sda line, and then monitors the line for an ack. the device continues transmitting data if an ack is detected. the device terminates further data transmissions if an ack is not detected. the master must then issue a stop condition to place the device into a known state. figure 3. acknowledge response from receiver sda output from transmitter sda output from receiver 8 1 9 start ack scl from master X9455 14 of 21 rev 1.6 7/16/03 www.xicor.com slave address byte following a start condition, the master must output a slave address byte (refer to ?ure 4.). this byte includes three parts: the four msbs (sa7-sa4) are the device type identi?r, which must always be set to 0101 in order to select the X9455. the next three bits (sa3-sa1) are the device address bits (as2-as0). to access any part of the X9455 |