![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
November 2006 HYS72T64000HR-[3/.../5]-A HYS72T1280x0HR-[3/.../5]-A HYS72T256xx0HR-[3/.../5]-A 240-Pin Registered DDR2 SDRAM Modules DDR2 SDRAM RDIMM SDRAM RoHS Compliant Internet Data Sheet Rev. 1.31 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T64000HR-[3/.../5]-A, HYS72T1280x0HR-[3/.../5]-A, HYS72T256xx0HR-[3/.../5]-A Revision History: 2006-11, Rev. 1.31 Page All All 4 32,33 36, 41, 45 53 Subjects (major changes since last revision) Qimonda update Adapted internet edition Added product types HYS72T256040HR-[3S/3.7]-A Added IDD values for HYS72T256040HR-[3S/3.7]-A Added SPD codes for HYS72T256040HR-[3S/3.7]-A Added package outline for HYS72T256040HR-[3S/3.7]-A Previous Revision: 2006-03, Rev. 1.3 Previous Revision: 2005-08, Rev. 1.2 We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc@qimonda.com qag_techdoc_rev400 / 3.2 QAG / 2006-08-07 03292006-21GC-MK06 2 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 1 Overview This chapter gives an overview of the 240-pin Registered DDR2 SDRAM Modules product family and describes its main characteristics. 1.1 Features * Programmable CAS Latencies (3, 4 & 5), Burst Length (4 & 8) and Burst Type * Auto Refresh (CBR) and Self Refresh * All inputs and outputs SSTL_18 compatible * Off-Chip Driver Impedance Adjustment (OCD) and On-Die Termination (ODT) * Serial Presence Detect with E2PROM * RDIMM Dimensions (nominal): 30 mm high, 133.35 mm wide * Based on standard reference layouts Raw Card "F", "G", "H", "J" and "N" * RoHS compliant products1) * 240-pin PC2-5300, PC2-4200 and PC2-3200 DDR2 SDRAM memory modules for PC, Workstation and Server main memory applications * One rank 64M x 72, 128M x 72 ,and two ranks 128M x 72, 256M x 72, and four ranks 256M x 72 module organization and 64M x 4, 64M x 8, 128M x 4 chip organization * 512 MByte, 1 GByte and 2 GByte modules built with 512Mbit DDR2 SDRAMs in P-TFBGA-60 chipsize packages. * Standard Double-Data-Rate-Two Synchronous DRAMs (DDR2 SDRAM) with a single + 1.8 V ( 0.1 V) power supply * All speed grades faster than DDR2-400 comply with DDR2-400 timing specifications. TABLE 1 Performance Table Product Type Speed Code Speed Grade Max. Clock Frequency @CL5 @CL4 @CL3 Min. RAS-CAS-Delay Min. Row Precharge Time Min. Row Active Time Min. Row Cycle Time -3 PC2-5300 4-4-4 -3S PC2-5300 5-5-5 333 266 200 15 15 45 60 -3.7 PC2-4200 4-4-4 266 266 200 15 15 45 60 -5 PC2-3200 3-3-3 200 200 200 15 15 40 55 Unit -- MHz MHz MHz ns ns ns ns fCK5 fCK4 fCK3 tRCD tRP tRAS tRC 333 333 200 12 12 45 57 1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. Rev. 1.31, 2006-11 03292006-21GC-MK06 3 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 1.2 Description capacitive loading to the system bus, but adds one cycle to the SDRAM timing. Decoupling capacitors are mounted on the PCB board. The DIMMs feature serial presence detect based on a serial E2PROM device using the 2-pin I2C protocol. The first 128 bytes are programmed with configuration data and the second 128 bytes are available to the customer. The QIMONDA HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A module family are Registered DIMM modules "RDIMMs" with 30 mm height based on DDR2 technology. DIMMs are available as ECC modules in 64M x 72 (512 MByte), 128M x 72 (1 GByte) and 256M x 72 (2 GByte) organization and density, intended for mounting into 240-Pin connector sockets. The memory array is designed with 512-Mbit Double-DataRate-Two (DDR2) Synchronous DRAMs. All control and address signals are re-driven on the DIMM using register devices and a PLL for the clock distribution. This reduces TABLE 2 Ordering Information for RoHS Compliant Products Product Type1) PC2-5300 HYS72T64000HR-3-A HYS72T128000HR-3-A HYS72T128020HR-3-A HYS72T256220HR-3-A HYS72T64000HR-3S-A HYS72T128000HR-3S-A HYS72T128020HR-3S-A HYS72T256220HR-3S-A HYS72T256040HR-3S-A PC2-4200 HYS72T64000HR-3.7-A HYS72T128000HR-3.7-A HYS72T128020HR-3.7-A HYS72T256220HR-3.7-A HYS72T256040HR-3.7-A PC2-3200 HYS72T64000HR-5-A HYS72T128000HR-5-A HYS72T128020HR-5-A HYS72T256220HR-5-A 512 MB 1Rx8 PC2-3200R-333-12-F0 1 GB 1Rx4 PC2-3200R-333-12-H0 1 GB 2Rx8 PC2-3200R-333-12-G0 2 GB 2Rx4 PC2-3200R-333-12-J1 1 Rank, ECC 1 Rank, ECC 2 Ranks, ECC 2 Ranks, ECC 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) 512 Mbit (x4) 512 MB 1Rx8 PC2-4200R-444-12-F0 1 GB 1Rx4 PC2-4200R-444-12-H0 1 GB 2Rx8 PC2-4200R-444-12-G0 2 GB 2Rx4 PC2-4200R-444-12-J1 2 GB 4Rx8 PC2-4200R-444-12-N0 1 Rank, ECC 1 Rank, ECC 2 Ranks, ECC 2 Ranks, ECC 4 Ranks, ECC 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) 512 MB 1Rx8 PC2-5300R-444-12-F0 1 GB 1Rx4 PC2-5300R-444-12-H0 1 GB 2Rx8 PC2-5300R-444-12-G0 2 GB 2Rx4 PC2-5300R-444-12-J1 512 MB 1Rx8 PC2-5300R-555-12-F0 1 GB 1Rx4 PC2-5300R-555-12-H0 1 GB 2Rx8 PC2-5300R-555-12-G0 2 GB 2Rx4 PC2-5300R-555-12-J1 2 GB 4Rx4 PC2-5300R-555-12-N0 1 Rank, ECC 1 Rank, ECC 2 Ranks, ECC 2 Ranks, ECC 1 Rank, ECC 1 Rank, ECC 2 Ranks, ECC 2 Ranks, ECC 4 Ranks, ECC 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) 512 Mbit (x4) 512 Mbit (x8) Compliance Code2) Description SDRAM Technology 1) Product Type numbers end with a place code, designating the silicon die revision. Example: HYS72T64000HR-3.7-A, indicating Rev. "A" dies are used for DDR2 SDRAM components. For all QIMONDA DDR2 module and component nomenclature see Table 6 of this data sheet. 2) The Compliance Code is printed on the module label and describes the speed grade, for example "PC2-4200R-444-12-F0", where 4200R means Registered DIMM modules with 4.26 GB/sec Module Bandwidth and "444-11" means Column Address Strobe (CAS) latency = 4, Row Column Delay (RCD) latency = 4 and Row Precharge (RP) latency = 4 using the latest JEDEC SPD Revision 1.2 and produced on the Raw Card "F" Rev. 1.31, 2006-11 03292006-21GC-MK06 4 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 3 Address Format DIMM Density 512 MB 1 GB 1 GB 2 GB 2 GB Module Organization 64M x 72 128M x 72 128M x 72 256M x 72 256M x 72 Memory Ranks 1 1 2 2 4 ECC/ Non-ECC ECC ECC ECC ECC ECC # of SDRAMs 9 18 18 36 36 # of row/bank/columns bits 14/2/10 14/2/11 14/2/10 14/2/11 14/2/10 Raw Card F G H J N TABLE 4 Components on Modules Product Type1) HYS72T64000HR HYS72T128000HR HYS72T128020HR HYS72T256020HR HYS72T256220HR HYS72T256040HR DRAM Components1) HYB18T512800AF HYB18T512400AF HYB18T512800AF HYB18T512400AF HYB18T512400AF HYB18T512800AF DRAM Density 512 Mbit 512 Mbit 512 Mbit 512 Mbit 512 Mbit 512 Mbit DRAM Organization 64M x 8 128M x 4 64M x 8 128M x 4 128M x 4 64M x 8 Note2) 1) Green Product 2) For a detailed description of all available functions of the DRAM components on these modules see the component data sheet. Rev. 1.31, 2006-11 03292006-21GC-MK06 5 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 2 2.1 Pin Configuration Pin Configuration and Table 7 respectively. The pin numbering is depicted in Figure 1. This chapter contains the pin configuration. The pin configuration of the Registered DDR2 SDRAM DIMM is listed by function in Table 5 (240 pins). The abbreviations used in columns Pin and Buffer Type are explained in Table 6 TABLE 5 Pin Configuration of RDIMM Ball No. Clock Signals 185 186 52 171 CK0 CK0 CKE0 CKE1 NC Control Signals 193 76 S0 S1 NC 192 74 73 18 Address Signals 71 190 54 BA0 BA1 BA2 NC I I I I SSTL SSTL SSTL SSTL Bank Address Bus 2 Greater than 512Mb DDR2 SDRAMS Not Connected Less than 1Gb DDR2 SDRAMS Bank Address Bus 1:0 RAS CAS WE RESET I I NC I I I I SSTL SSTL -- SSTL SSTL SSTL CMOS Register Reset Chip Select Rank 1:0 Note: 2-Ranks module Not Connected Note: 1-Rank module Row Address Strobe (RAS), Column Address Strobe (CAS), Write Enable (WE) I I I I NC SSTL SSTL SSTL SSTL -- Clock Enables 1:0 Note: 2-Ranks module Not Connected Note: 1-Rank module Clock Signal CK0, Complementary Clock Signal CK0 Name Pin Type Buffer Type Function Rev. 1.31, 2006-11 03292006-21GC-MK06 6 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Ball No. 188 183 63 182 61 60 180 58 179 177 70 57 176 196 Name A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 AP A11 A12 A13 NC Pin Type I I I I I I I I I I I I I I I NC I NC I NC Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL -- SSTL -- SSTL -- Function Address Bus 12:0, Address Signal 10/AutoPrecharge Address Signal 13 Not Connected Note: Non CA parity modules based on 256 Mbit component Address Signal 14 Note: CA Parity module Not Connected Note: Non CA parity module. Less than 1 GBit per DRAM die. Address Signal 14 Note: CA Parity module Not Connected Note: Non CA parity module. Less than 1 GBit per DRAM die. 174 A14 NC 173 A15 NC Rev. 1.31, 2006-11 03292006-21GC-MK06 7 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Ball No. Data Signals 3 4 9 10 122 123 128 129 12 13 21 22 131 132 140 141 24 25 30 31 143 144 149 150 33 34 39 40 152 153 158 159 80 81 86 87 199 200 205 Name Pin Type I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Function DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 Data Bus 63:0 Data Input/Output pins Rev. 1.31, 2006-11 03292006-21GC-MK06 8 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Ball No. 206 89 90 95 96 208 209 214 215 98 99 107 108 217 218 226 227 110 111 116 117 229 230 235 236 Check Bits 42 43 48 49 161 162 167 168 Name DQ39 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 CB0 CB1 CB2 CB3 CB4 CB5 CB6 CB7 Pin Type I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Function Data Bus 63:0 Check Bits 7:0 Check Bit Input / Output pins Note: NC on Non-ECC module Rev. 1.31, 2006-11 03292006-21GC-MK06 9 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Ball No. Data Strobe Bus 7 6 16 15 28 27 37 36 84 83 93 92 105 104 114 113 46 45 125 126 134 135 146 147 155 156 202 203 211 212 223 224 232 233 164 165 Name Pin Type I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Function DQS0 DQS0 DQS1 DQS1 DQS2 DQS2 DQS3 DQS3 DQS4 DQS4 DQS5 DQS5 DQS6 DQS6 DQS7 DQS7 DQS8 DQS8 DQS9 DQS9 DQS10 DQS10 DQS11 DQS11 DQS12 DQS12 DQS13 DQS13 DQS14 DQS14 DQS15 DQS15 DQS16 DQS16 DQS17 DQS17 Data Strobes 17:0 Rev. 1.31, 2006-11 03292006-21GC-MK06 10 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Ball No. Data Mask 125 134 146 155 202 211 223 232 164 EEPROM 120 119 239 240 101 Parity 55 Power Supplies 1 238 51, 56, 62, 72, 75, 78, 170, 175,, 181, 191, 194 53, 59, 64, 67, 69, 172, 178, 184,, 187, 189, 197 Name Pin Type I I I I I I I I I I I/O I I I O I AI PWR PWR Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL CMOS OD CMOS CMOS CMOS CMOS CMOS -- -- -- Function DM0 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DM8 SCL SDA SA0 SA1 SA2 ERR_OUT PAR_IN Data Masks 8:0 Note: x8 based module Serial Bus Clock Serial Bus Data Serial Address Select Bus 2:0 Parity bits Note: Not connected on non-parity registered modules. I/O Reference Voltage EEPROM Power Supply I/O Driver Power Supply VREF VDDSPD VDDQ VDD PWR -- Power Supply 2, 5, 8, 11, 14, 17, VSS 20, 23, 26, 29, 32, 35, 38, 41, 44, 47, 50, 65, 66, 79, 82, 85, 88, 91, 94, 97, 100, 103, 106, 109, 112, 115, 118, 121, 124, 127, 130, 133, 136, 139, 142, 145, 148, 151, 154, 157, 160, 163, 166, 169, 198, 201, 204, 207, 210, 213, 216, 219, 222, 225, 228, 231, 234, 237 GND -- Ground Plane Rev. 1.31, 2006-11 03292006-21GC-MK06 11 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Ball No. Other Pins 19, 68, 102, 137, 138, 220, 221 195 77 Name Pin Type NC I I NC Buffer Type -- SSTL SSTL -- Function NC ODT0 ODT1 NC Not connected On-Die Termination Control 1:0 Note: 2-Ranks module Note: 1-Rank modules Rev. 1.31, 2006-11 03292006-21GC-MK06 12 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 6 Abbreviations for Buffer Type Abbreviation SSTL CMOS OD Description Serial Stub Terminated Logic (SSTL_18) CMOS Levels Open Drain. The corresponding pin has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. TABLE 7 Abbreviations for Pin Type Abbreviation I O I/O AI PWR GND NU NC Description Standard input-only pin. Digital levels. Output. Digital levels. I/O is a bidirectional input/output signal. Input. Analog levels. Power Ground Not Usable Not Connected Rev. 1.31, 2006-11 03292006-21GC-MK06 13 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 1 Pin Configuration for RDIMM (240 pins) Rev. 1.31, 2006-11 03292006-21GC-MK06 14 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 3 3.1 Electrical Characteristics Absolute Maximum Ratings TABLE 8 Absolute Maximum Ratings This chapter lists the electrical characteristics. Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 8 at any time. Symbol Parameter Rating Min. Max. +2.3 +2.3 +2.3 +2.3 Unit Note Storage Temperature -55 +100 1) When VDD and VDDQ and VDDL are less than 500 mV; VREF may be equal to or less than 300 mV. 2) Storage Temperature is the case surface temperature on the center/top side of the DRAM. VDD VDDQ VDDL VIN, VOUT TSTG Voltage on VDD pin relative to VSS Voltage on VDDQ pin relative to VSS Voltage on VDDL pin relative to VSS Voltage on any pin relative to VSS -1.0 -0.5 -0.5 -0.5 V V V V C 1) 1)2) 1)2) 1) 1)2) Attention: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. TABLE 9 DRAM Component Operating Temperature Range Symbol Parameter Rating Min. Max. 95 C 1)2)3)4) Unit Note TOPER Operating Temperature 0 1) Operating Temperature is the case surface temperature on the center / top side of the DRAM. 2) The operating temperature range are the temperatures where all DRAM specification will be supported. During operation, the DRAM case temperature must be maintained between 0 - 95 C under all other specification parameters. 3) Above 85 C the Auto-Refresh command interval has to be reduced to tREFI= 3.9 s 4) When operating this product in the 85 C to 95 C TCASE temperature range, the High Temperature Self Refresh has to be enabled by setting EMR(2) bit A7 to "1". When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50% Rev. 1.31, 2006-11 03292006-21GC-MK06 15 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 3.2 DC Operating Conditions TABLE 10 Operating Conditions This chapter contains the DC operating condition tables. Parameter Symbol Values Min. Max. +65 +95 +100 +105 90 Unit Note Operating temperature (ambient) DRAM Case Temperature Storage Temperature Barometric Pressure (operating & storage) Operating Humidity (relative) 1) 2) 3) 4) TOPR TCASE TSTG PBar 0 0 - 50 +69 10 C C C kPa % 5) 1)2)3)4) HOPR DRAM Component Case Temperature is the surface temperature in the center on the top side of any of the DRAMs. Within the DRAM Component Case Temperature Range all DRAM specifications will be supported Above 85 C DRAM Case Temperature the Auto-Refresh command interval has to be reduced to tREFI = 3.9 s When operating this product in the 85 C to 95 C TCASE temperature range, the High Temperature Self Refresh has to be enabled by setting EMR(2) bit A7 to "1". When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50%. 5) Up to 3000 m. TABLE 11 Supply Voltage Levels and DC Operating Conditions Parameter Symbol Values Min. Device Supply Voltage Output Supply Voltage Input Reference Voltage SPD Supply Voltage DC Input Logic High DC Input Logic Low Typ. 1.8 1.8 0.5 x VDDQ -- -- -- Max. 1.9 1.9 0.51 x VDDQ 3.6 V V V V V V 3) 1) 2) Unit Note In / Output Leakage Current -5 -- 5 A 1) Under all conditions, VDDQ must be less than or equal to VDD 2) Peak to peak AC noise on VREF may not exceed 2% VREF (DC).VREF is also expected to track noise in VDDQ. 3) Input voltage for any connector pin under test of 0 V VIN VDDQ + 0.3 V; all other pins at 0 V. Current is per pin VDD VDDQ VREF VDDSPD VIH(DC) VIL (DC) IL 1.7 1.7 0.49 x VDDQ 1.7 VREF + 0.125 - 0.30 VDDQ + 0.3 VREF - 0.125 Rev. 1.31, 2006-11 03292006-21GC-MK06 16 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 3.3 Timing Characteristics This chapter describes the AC characteristics tables. 3.3.1 Speed Grades Definitions TABLE 12 Speed Grade Definition Speed Bins for DDR2-667 Speed Grade Definitions for: DDR2-667 (Table 12), DDR2-533C (Table 13) and DDR2-400B (Table 14) Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter Clock Frequency @ CL = 3 @ CL = 4 @ CL = 5 Row Active Time Row Cycle Time RAS-CAS-Delay Row Precharge Time Symbol DDR2-667C -3 4-4-4 Min. 5 3 3 45 57 12 12 Max. 8 8 8 70000 -- -- -- DDR2-667D -3S 5-5-5 Min. 5 3.75 3 45 60 15 15 Max. 8 8 8 70000 -- -- -- Unit Note tCK -- ns ns ns ns ns ns ns 1)2)3)4) 1)2)3)4) 1)2)3)4) 1)2)3)4)5) 1)2)3)4) 1)2)3)4) 1)2)3)4) tCK tCK tCK tRAS tRC tRCD tRP 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) . 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode 3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 4) The output timing reference voltage level is VTT. 5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI. TABLE 13 Speed Grade Definition Speed Bins for DDR2-533C Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter Clock Frequency @ CL = 3 @ CL = 4 @ CL = 5 Row Active Time Row Cycle Time Symbol DDR2-533C -3.7 4-4-4 Min. 5 3.75 3.75 45 60 Max. 8 8 8 70000 -- Unit Note tCK -- ns ns ns ns ns 1)2)3)4) 1)2)3)4) 1)2)3)4) 1)2)3)4)5) 1)2)3)4) tCK tCK tCK tRAS tRC Rev. 1.31, 2006-11 03292006-21GC-MK06 17 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter RAS-CAS-Delay Row Precharge Time Symbol DDR2-533C -3.7 4-4-4 Min. 15 15 Max. -- -- Unit Note tCK -- ns ns 1)2)3)4) 1)2)3)4) tRCD tRP 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. 3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 4) The output timing reference voltage level is VTT. 5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI. TABLE 14 Speed Grade Definition Speed Bins for DDR2-400B Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter Clock Frequency @ CL = 3 @ CL = 4 @ CL = 5 Row Active Time Row Cycle Time RAS-CAS-Delay Row Precharge Time Symbol DDR2-400B -5 3-3-3 Min. 5 5 5 40 55 15 15 Max. 8 8 8 70000 -- -- -- Unit Note tCK -- ns ns ns ns ns ns ns 1)2)3)4) 1)2)3)4) 1)2)3)4) 1)2)3)4)5) 1)2)3)4) 1)2)3)4) 1)2)3)4) tCK tCK tCK tRAS tRC tRCD tRP 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) . 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode 3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 4) The output timing reference voltage level is VTT. 5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI. Rev. 1.31, 2006-11 03292006-21GC-MK06 18 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 3.3.2 Component AC Timing Parameters TABLE 15 DRAM Component Timing Parameter by Speed Grade - DDR2-667 Speed Grade Definitions for: DDR2-667 (Table 15), DDR2-533C (Table 16) and DDR2-400B (Table 17) Parameter Symbol DDR2-667 Min. Max. +450 +400 0.52 0.52 8000 -- -- -- -- Unit Note1)2)3)4)5)6)7) 8) DQ output access time from CK / CK DQS output access time from CK / CK Average clock high pulse width Average clock low pulse width tAC tDQSCK tCH.AVG -450 -400 0.48 0.48 3000 100 175 0.6 0.35 -- ps ps 9) 9) tCK.AVG tCK.AVG ps ps ps 10)11) 10)11) tCL.AVG Average clock period tCK.AVG DQ and DM input setup time tDS.BASE DQ and DM input hold time tDH.BASE Control & address input pulse width for each input tIPW DQ and DM input pulse width for each input tDIPW Data-out high-impedance time from CK / CK tHZ DQS/DQS low-impedance time from CK / CK tLZ.DQS DQ low impedance time from CK/CK tLZ.DQ DQS-DQ skew for DQS & associated DQ signals tDQSQ CK half pulse width tHP DQ hold skew factor DQ/DQS output hold time from DQS Write command to DQS associated clock edges 12)13)14) 13)14)15) tCK.AVG tCK.AVG ps ps ps ps ps ps ps nCK 9)16) 9)16) 9)16) 17) 18) tAC.MIN 2 x tAC.MIN -- Min(tCH.ABS, tCL.ABS) -- tAC.MAX tAC.MAX tAC.MAX 240 __ 340 -- + 0.25 -- -- -- -- 0.6 -- -- -- 1.1 0.6 -- -- -- -- tQHS tQH WL 19) 20) tHP - tQHS RL-1 - 0.25 0.35 0.35 0.2 0.2 0.4 0.35 200 275 0.9 0.4 2 15 WR + tnRP 7.5 DQS latching rising transition to associated clock tDQSS edges tCK.AVG tCK.AVG tCK.AVG tCK.AVG tCK.AVG tCK.AVG tCK.AVG ps ps 21) tDQSH DQS input low pulse width tDQSL DQS falling edge to CK setup time tDSS DQS falling edge hold time from CK tDSH Write postamble tWPST Write preamble tWPRE Address and control input setup time tIS.BASE Address and control input hold time tIH.BASE Read preamble tRPRE Read postamble tRPST CAS to CAS command delay tCCD Write recovery time tWR Auto-Precharge write recovery + precharge time tDAL Internal write to read command delay tWTR DQS input high pulse width 21) 21) 22)23) 23)24) 25)26) 25)27) tCK.AVG tCK.AVG nCK ns nCK ns 1) 28)29) 1)30) Rev. 1.31, 2006-11 03292006-21GC-MK06 19 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Parameter Symbol DDR2-667 Min. Max. -- -- -- -- -- -- -- -- 12 12 -- Unit Note1)2)3)4)5)6)7) 8) Internal Read to Precharge command delay Exit self-refresh to a non-read command Exit self-refresh to read command Exit precharge power-down to any valid command (other than NOP or Deselect) Exit power down to read command Exit active power-down mode to read command (slow exit, lower power) CKE minimum pulse width ( high and low pulse width) Mode register set command cycle time MRS command to ODT update delay OCD drive mode output delay Minimum time clocks remain ON after CKE asynchronously drops LOW tRTP tXSNR tXSRD tXP tXARD tXARDS tCKE tMRD tMOD tOIT tDELAY 7.5 ns ns nCK nCK nCK nCK nCK nCK ns ns ns 1) 1) tRFC +10 200 2 2 7 - AL 3 2 0 0 31) 1) 1) tIS + tCK .AVG + tIH 1) For details and notes see the relevant Qimonda component data sheet 2) VDDQ = 1.8 V 0.1V; VDD = 1.8 V 0.1 V. See notes 5)6)7)8) 3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. 4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. 5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. 6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 7) The output timing reference voltage level is VTT. 8) New units, `tCK.AVG` and `nCK`, are introduced in DDR2-667 and DDR2-800. Unit `tCK.AVG` represents the actual tCK.AVG of the input clock under operation. Unit `nCK` represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and DDR2-533, `tCK` is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min). 9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tERR(6-10PER).MIN = - 272 ps and tERR(6- 10PER).MAX = + 293 ps, then tDQSCK.MIN(DERATED) = tDQSCK.MIN - tERR(6-10PER).MAX = - 400 ps - 293 ps = - 693 ps and tDQSCK.MAX(DERATED) = tDQSCK.MAX - tERR(6-10PER).MIN = 400 ps + 272 ps = + 672 ps. Similarly, tLZ.DQ for DDR2-667 derates to tLZ.DQ.MIN(DERATED) = - 900 ps - 293 ps = - 1193 ps and tLZ.DQ.MAX(DERATED) = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!) 10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2-667 and DDR2-800 only. The jitter specified is a random jitter meeting a Gaussian distribution. 11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations ). 12) Input waveform timing tDS with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the VIH.AC level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the VIL.AC level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(DC)MAX and Vih(DC)MIN. See Figure 3. 13) If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. 14) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS / DQS) crossing. 15) Input waveform timing tDH with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to the input signal crossing at the VIH.DC level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the VIL.DC level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between VIL.DC.MAX and VIH.DC.MIN. See Figure 3. Rev. 1.31, 2006-11 03292006-21GC-MK06 20 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 16) tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ) . 17) tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate mismatch between DQS / DQS and associated DQ in any given cycle. 18) tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter. It is used in conjunction with tQHS to derive the DRAM output timing tQH. The value to be used for tQH calculation is determined by the following equation; tHP = MIN (tCH.ABS, tCL.ABS), where, tCH.ABS is the minimum of the actual instantaneous clock high time; tCL.ABS is the minimum of the actual instantaneous clock low time. 19) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation of the output drivers. 20) tQH = tHP - tQHS, where: tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under the max column. {The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.} Examples: 1) If the system provides tHP of 1315 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system provides tHP of 1420 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 1080 ps minimum. 21) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not. 22) Input waveform timing is referenced from the input signal crossing at the VIH.AC level for a rising signal and VIL.AC for a falling signal applied to the device under test. See Figure 4. 23) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not. 24) Input waveform timing is referenced from the input signal crossing at the VIL.DC level for a rising signal and VIH.DC for a falling signal applied to the device under test. See Figure 4. 25) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST), or begins driving (tRPRE). Figure 2 shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. 26) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tJIT.PER.MIN = - 72 ps and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG - 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX + tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!). 27) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tJIT.DUTY.MIN = - 72 ps and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG - 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX + tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!). 28) DAL = WR + RU{tRP(ns) / tCK(ns)}, where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For tRP, if the result of the division is not already an integer, round up to the next highest integer. tCK refers to the application clock period. Example: For DDR2-533 at tCK = 3.75 ns with tWR programmed to 4 clocks. tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks. 29) tDAL.nCK = WR [nCK] + tnRP.nCK = WR + RU{tRP [ps] / tCK.AVG[ps] }, where WR is the value programmed in the EMR. 30) tWTR is at lease two clocks (2 x tCK) independent of operation frequency. 31) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS + 2 x tCK + tIH. Rev. 1.31, 2006-11 03292006-21GC-MK06 21 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 2 Method for calculating transitions and endpoint FIGURE 3 Differential input waveform timing - tDS and tDS FIGURE 4 Differential input waveform timing - tlS and tlH Rev. 1.31, 2006-11 03292006-21GC-MK06 22 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 16 DRAM Component Timing Parameter by Speed Grade - DDR2-533 Parameter Symbol DDR2-533 Min. DQ output access time from CK / CK CAS A to CAS B command period CK, CK high-level width CKE minimum high and low pulse width CK, CK low-level width Auto-Precharge write recovery + precharge time Minimum time clocks remain ON after CKE asynchronously drops LOW DQ and DM input hold time (differential data strobe) Max. +500 -- 0.55 -- 0.55 -- -- -- -- -- +450 -- 300 + 0.25 -- -- -- -- ps Unit Note1)2)3)4)5) 6)7) tAC tCCD tCH tCKE tCL tDAL tDELAY tDH(base) -500 2 0.45 3 0.45 WR + tRP tCK tCK tCK tCK tCK ns ps ps 8)18) tIS + tCK + tIH 225 -25 0.35 -450 0.35 -- - 0.25 100 -25 0.2 0.2 MIN. (tCL, tCH) -- 375 0.6 250 2 x tAC.MIN 9) 10) DQ and DM input hold time (single ended data tDH1(base) strobe) DQ and DM input pulse width (each input) DQS output access time from CK / CK DQS input low (high) pulse width (write cycle) DQS-DQ skew (for DQS & associated DQ signals) Write command to 1st DQS latching transition DQ and DM input setup time (differential data strobe) 11) tDIPW tDQSCK tDQSL,H tDQSQ tDQSS tDS(base) tCK ps tCK ps 11) tCK ps ps 11) DQ and DM input setup time (single ended data tDS1(base) strobe) DQS falling edge hold time from CK (write cycle) Clock half period Data-out high-impedance time from CK / CK Address and control input hold time Address and control input pulse width (each input) Address and control input setup time DQ low-impedance time from CK / CK DQS low-impedance from CK / CK Mode register set command cycle time OCD drive mode output delay Data output hold time from DQS Data hold skew factor 11) tDSH tCK tCK -- 12) 13) 11) DQS falling edge to CK setup time (write cycle) tDSS tHP tHZ tIH(base) tIPW tIS(base) tLZ(DQ) tLZ(DQS) tMRD tOIT tQH tQHS tAC.MAX -- -- -- ps ps tCK ps ps ps 11) 14) 14) tAC.MIN 2 0 tAC.MAX tAC.MAX -- 12 -- 400 tCK ns -- ps tHP -tQHS -- Rev. 1.31, 2006-11 03292006-21GC-MK06 23 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Parameter Symbol DDR2-533 Min. Max. 7.8 3.9 -- -- -- 1.1 0.60 -- -- -- -- 0.60 -- -- -- -- -- -- -- -- Unit Note1)2)3)4)5) 6)7) Average periodic refresh Interval Auto-Refresh to Active/Auto-Refresh command period Precharge-All (4 banks) command period Precharge-All (8 banks) command period Read preamble Read postamble Active bank A to Active bank B command period Internal Read to Precharge command delay Write preamble Write postamble Write recovery time for write without AutoPrecharge Write recovery time for write with AutoPrecharge Internal Write to Read command delay Exit power down to any valid command (other than NOP or Deselect) Exit active power-down mode to Read command (slow exit, lower power) Exit precharge power-down to any valid command (other than NOP or Deselect) Exit Self-Refresh to non-Read command Exit Self-Refresh to Read command tREFI tRFC tRP tRP tRPRE tRPST tRRD tRTP tWPRE tWPST tWR WR -- -- 105 s s ns ns ns 14)15) 16)18) 17) tRP + 1tCK 15 + 1tCK 0.9 0.40 7.5 10 7.5 0.25 0.40 15 tCK tCK ns ns ns 14) 14) 14)18) 16)20) tCK tCK ns 19) tWR/tCK 7.5 2 6 - AL 2 tCK ns 20) tWTR tXARD tXARDS tXP tXSNR tXSRD 21) 22) tCK tCK tCK ns 22) tRFC +10 200 tCK 1) For details and notes see the relevant Qimonda component data sheet 2) VDDQ = 1.8 V 0.1 V; VDD = 1.8 V 0.1 V. See notes 5)6)7)8) 3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. 4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. 5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS, input reference level is the crosspoint when in differential strobe mode. 6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 7) The output timing reference voltage level is VTT. 8) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MR. 9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. 10) For timing definition, refer to the Component data sheet. 11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. 12) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for tCL and tCH). Rev. 1.31, 2006-11 03292006-21GC-MK06 24 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 13) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving (tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These parameters are verified by design and characterization, but not subject to production test. 14) The Auto-Refresh command interval has be reduced to 3.9 s when operating the DDR2 DRAM in a temperature range between 85 C and 95 C. 15) 0 C TCASE 85 C 16) 85 C < TCASE 95 C 17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. 18) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 2 "Ordering Information for RoHS Compliant Products" on Page 4. 19) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. 20) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MRS. 21) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies 200 z. 22) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active powerdown mode" (MR, A12 = "0") a fast power-down exit timing tXARD can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing tXARDS has to be satisfied. Rev. 1.31, 2006-11 03292006-21GC-MK06 25 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 17 DRAM Component Timing Parameter by Speed Grade - DDR2-400 Parameter Symbol DDR2-400 Min. DQ output access time from CK / CK CAS A to CAS B command period CK, CK high-level width CKE minimum high and low pulse width CK, CK low-level width Auto-Precharge write recovery + precharge time Minimum time clocks remain ON after CKE asynchronously drops LOW DQ and DM input hold time (differential data strobe) Max. +600 -- 0.55 -- 0.55 -- -- -- -- -- +500 -- 350 + 0.25 -- -- -- -- ps Unit Note1)2)3)4)5) 6)7) tAC tCCD tCH tCKE tCL tDAL tDELAY tDH(base) -600 2 0.45 3 0.45 WR + tRP tCK tCK tCK tCK tCK ns ps ps 8)22) tIS + tCK + tIH 275 -25 0.35 -500 0.35 -- - 0.25 150 -25 0.2 0.2 MIN. (tCL, tCH) -- 475 0.6 350 2 x tAC.MIN 9) 10) DQ and DM input hold time (single ended data tDH1(base) strobe) DQ and DM input pulse width (each input) DQS output access time from CK / CK DQS input low (high) pulse width (write cycle) DQS-DQ skew (for DQS & associated DQ signals) DQ and DM input setup time (differential data strobe) DQ and DM input setup time (single ended data strobe) DQS falling edge hold time from CK (write cycle) Clock half period Data-out high-impedance time from CK / CK Address and control input hold time Address and control input pulse width (each input) Address and control input setup time DQ low-impedance time from CK / CK DQS low-impedance from CK / CK Mode register set command cycle time OCD drive mode output delay Data output hold time from DQS Data hold skew factor 11) tDIPW tDQSCK tDQSL,H tDQSQ tCK ps tCK ps 11) Write command to 1st DQS latching transition tDQSS tCK ps ps 11) tDS(base) tDS1(base) tDSH 11) tCK tCK 12) DQS falling edge to CK setup time (write cycle) tDSS tHP tHZ tIH(base) tIPW tIS(base) tLZ(DQ) tLZ(DQS) tMRD tOIT tQH tQHS tAC.MAX -- -- -- ps ps 13) 11) tCK ps ps ps 11) 14) 14) tAC.MIN 2 0 tAC.MAX tAC.MAX -- 12 -- 450 tCK ns -- ps tHP -tQHS -- Rev. 1.31, 2006-11 03292006-21GC-MK06 26 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Parameter Symbol DDR2-400 Min. Max. 7.8 3.9 -- -- -- 1.1 0.60 -- -- -- -- 0.60 -- -- -- -- -- -- -- -- Unit Note1)2)3)4)5) 6)7) Average periodic refresh Interval Auto-Refresh to Active/Auto-Refresh command period Precharge-All (4 banks) command period Precharge-All (8 banks) command period Read preamble Read postamble Active bank A to Active bank B command period Internal Read to Precharge command delay Write preamble Write postamble Write recovery time for write without AutoPrecharge Write recovery time for write with AutoPrecharge Internal Write to Read command delay Exit power down to any valid command (other than NOP or Deselect) Exit active power-down mode to Read command (slow exit, lower power) Exit precharge power-down to any valid command (other than NOP or Deselect) Exit Self-Refresh to non-Read command Exit Self-Refresh to Read command tREFI -- -- 105 s s ns ns ns 14)15) 16)18) 17) tRP tRP tRPRE tRPST tRRD tRTP tWPRE tWPST tWR WR tRP + 1tCK 15 + 1tCK 0.9 0.40 7.5 10 7.5 0.25 0.40 15 tCK tCK ns ns ns 14) 14) 14)18) 16)20) tCK tCK ns 19) tWR/tCK 10 2 6 - AL 2 tCK ns 20) tWTR tXARD tXARDS tXP tXSNR tXSRD 21) 22) tCK tCK tCK ns 22) tRFC +10 200 tCK 1) For details and notes see the relevant Qimonda component data sheet 2) VDDQ = 1.8 V 0.1 V; VDD = 1.8 V 0.1 V. See notes 5)6)7)8) 3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. 4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. 5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS, input reference level is the crosspoint when in differential strobe mode. 6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 7) The output timing reference voltage level is VTT. 8) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MR. 9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. 10) For timing definition, refer to the Component data sheet. 11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. 12) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for tCL and tCH). Rev. 1.31, 2006-11 03292006-21GC-MK06 27 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 13) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving (tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These parameters are verified by design and characterization, but not subject to production test. 14) The Auto-Refresh command interval has be reduced to 3.9 s when operating the DDR2 DRAM in a temperature range between 85 C and 95 C. 15) 0 C TCASE 85 C 16) 85 C < TCASE 95 C 17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. 18) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 2 "Ordering Information for RoHS Compliant Products" on Page 4. 19) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. 20) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MRS. 21) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies 200 z. 22) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active powerdown mode" (MR, A12 = "0") a fast power-down exit timing tXARD can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing tXARDS has to be satisfied. 3.3.3 ODT AC Electrical Characteristics TABLE 18 ODT AC Character. and Operating Conditions for DDR2-667 & DDR2-800 This chapter contains the ODT AC characteristic tables. Symbol Parameter / Condition Values Min. Max. 2 Unit Note tAOND tAON tAONPD tAOFD tAOF tAOFPD tANPD tAXPD ODT turn-on delay ODT turn-on ODT turn-on (Power-Down Modes) ODT turn-off delay ODT turn-off ODT turn-off (Power-Down Modes) ODT to Power Down Mode Entry Latency ODT Power Down Exit Latency 2 nCK ns ns nCK ns ns nCK nCK 1) 1)2) 1) 1) 1)3) 1) 1) 1) tAC.MIN tAC.MIN + 2 ns 2.5 tAC.MAX + 0.7 ns 2 tCK + tAC.MAX + 1 ns 2.5 tAC.MIN tAC.MIN + 2 ns 3 8 tAC.MAX + 0.6 ns 2.5 tCK + tAC.MAX + 1 ns -- -- 1) New units, 'tCK.AVG' and 'nCK', are introduced in DDR2-667 and DDR2-800. Unit 'tCK.AVG' represents the actual tCK.AVG of the input clock under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and DDR2-533, 'tCK' is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG+ tEPR.2PER(MIN). 2) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-667/800, tAOND is 2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges. 3) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD. Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-667/800,if tCK.AVG = 3 ns is assumed, tAOFD= 1.5 ns (0.5 x 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the actual input clock edge. Rev. 1.31, 2006-11 03292006-21GC-MK06 28 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 19 ODT AC Character. and Operating Conditions for DDR2-533 & DDR2-400 Symbol Parameter / Condition Values Min. Max. 2 Unit Note tAOND tAON tAONPD tAOFD tAOF tAOFPD tANPD tAXPD ODT turn-on delay ODT turn-on ODT turn-on (Power-Down Modes) ODT turn-off delay ODT turn-off ODT turn-off (Power-Down Modes) ODT to Power Down Mode Entry Latency ODT Power Down Exit Latency 2 tCK ns ns 1) tAC.MIN tAC.MIN + 2 ns 2.5 tAC.MAX + 1 ns 2 tCK + tAC.MAX + 1 ns 2.5 tCK ns ns 2) tAC.MIN tAC.MIN + 2 ns 3 8 tAC.MAX + 0.6 ns 2.5 tCK + tAC.MAX + 1 ns -- -- tCK tCK 1) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-400/533, tAOND is 10 ns (= 2 x 5 ns) after the clock edge that registered a first ODT HIGH if tCK = 5 ns. 2) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD. Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-400/533, tAOFD is 12.5 ns (= 2.5 x 5 ns) after the clock edge that registered a first ODT HIGH if tCK = 5 ns. Rev. 1.31, 2006-11 03292006-21GC-MK06 29 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 3.4 IDD Specifications and Conditions This chapter describes the IDD Specifications and Conditions. * Table 20 "IDD Measurement Conditions" on Page 30 * Table 21 "Definitions for IDD" on Page 31 * Table 22 "IDD Specification for HYS72T[64/128/256]xxxHR-3-A" on Page 32 * Table 23 "IDD Specification for HYS2T[64/128/256]xxxHR-3S-A" on Page 33 * Table 24 "IDD Specification for HYS72T[64/128/256]xxxHR-3.7-A" on Page 34 * Table 25 "IDD Specification for HYS72T[64/128/256]xxxHR-5-A" on Page 35 TABLE 20 IDD Measurement Conditions Parameter Symbol Note1)2)3)4)5)6)7)8) IDD0 Operating Current 0 One bank Active - Precharge; tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, CKE is HIGH, CS is HIGH between valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING. Operating Current 1 One bank Active - Read - Precharge; IOUT = 0 mA, BL = 4, tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, tRCD = tRCD.MIN, AL = 0, CL = CL.MIN; CKE is HIGH, CS is HIGH between valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING. Precharge Standby Current All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING Precharge Power-Down Current Other control and address inputs are STABLE, Data bus inputs are FLOATING. Precharge Quiet Standby Current All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are STABLE, Data bus inputs are FLOATING. IDD1 IDD2N IDD2P IDD2Q Active Power-Down Current IDD3P(0) All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are FLOATING. MRS A12 bit is set to LOW (Fast Power-down Exit); Active Power-Down Current IDD3P(1) All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are FLOATING. MRS A12 bit is set to HIGH (Slow Power-down Exit); Active Standby Current IDD3N Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN; tRAS = tRAS.MAX, tRP = tRP.MIN; CKE is HIGH, CS is HIGH between valid commands. Address inputs are SWITCHING; Data Bus inputs are SWITCHING; IOUT = 0 mA. Operating Current IDD4R Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN; tRAS = tRAS.MAX., tRP = tRP.MIN; CKE is HIGH, CS is HIGH between valid commands. Address inputs are SWITCHING; Data Bus inputs are SWITCHING; IOUT = 0 mA. Operating Current IDD4W Burst Write: All banks open; Continuous burst writes; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN; tRAS = tRAS.MAX., tRP = tRP.MAX; CKE is HIGH, CS is HIGH between valid commands. Address inputs are SWITCHING; Data Bus inputs are SWITCHING; Rev. 1.31, 2006-11 03292006-21GC-MK06 30 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Parameter Symbol Note1)2)3)4)5)6)7)8) Burst Refresh Current IDD5B tCK = tCK.MIN., Refresh command every tRFC = tRFC.MIN interval, CKE is HIGH, CS is HIGH between valid commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING. Distributed Refresh Current IDD5D tCK = tCK.MIN, Refresh command every tRFC = tREFI interval, CKE is LOW and CS is HIGH between valid commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING. Self-Refresh Current CKE 0.2 V; external clock off, CK and CK at 0 V; Other control and address inputs are FLOATING, Data bus inputs are FLOATING. RESET is LOW. IDD6 current values are guaranteed up to TCASE of 85 C max. IDD6 All Bank Interleave Read Current IDD7 All banks are being interleaved at minimum tRC without violating tRRD using a burst length of 4. Control and address bus inputs are STABLE during DESELECTS. IOUT = 0 mA. 1) VDDQ = 1.8 V 0.1 V; VDD = 1.8 V 0.1 V 2) IDD specifications are tested after the device is properly initialized and IDD parameter are specified with ODT disabled. 3) Definitions for IDD see Table 21 4) IDD1, IDD4R and IDD7 current measurements are defined with the outputs disabled (IOUT = 0 mA). To achieve this on module level the output buffers can be disabled using an EMRS(1) (Extended Mode Register Command) by setting A12 bit to HIGH. 5) For two rank modules: for all active current measurements the other rank is in Precharge Power-Down Mode IDD2P 6) RESET signal is HIGH for all currents, except for IDD6 (Self Refresh) 7) All current measurements includes Register and PLL current consumption 8) For details and notes see the relevant Qimonda component data sheet TABLE 21 Definitions for IDD Parameter LOW STABLE FLOATING SWITCHING Description VIN VIL(ac).MAX, HIGH is defined as VIN VIH(ac).MIN inputs are stable at a HIGH or LOW level inputs are VREF = VDDQ /2 inputs are changing between HIGH and LOW every other clock (once per 2 cycles) for address and control signals, and inputs changing between HIGH and LOW every other data transfer (once per cycle) for DQ signals not including mask or strobes. Rev. 1.31, 2006-11 03292006-21GC-MK06 31 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 22 IDD Specification for HYS72T[64/128/256]xxxHR-3-A HYS72T128000HR-3-A HYS72T128020HR-3-A HYS72T64000HR-3-A Product Type HYS72T256220HR-3-A Units Note1) Organization 512 MB x72 1 Rank -3 1 GB x72 1 Rank -3 1950 2220 685 1500 1320 940 700 1500 2940 3120 3120 700 90 3390 1 GB x72 2 Ranks -3 1110 1240 480 1290 1110 730 490 1290 1600 1690 1690 490 90 1830 2 GB x72 2 Ranks -3 2040 2310 780 2400 2040 1280 810 2400 3030 3210 3210 810 180 3480 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3)4) 3)4) 2) mA 1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1, IDD4R, and IDD7, are IDD0 IDD1 IDD2P IDD2N IDD2Q IDD3P_0 (fast) IDD3P_1 (slow) IDD3N IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 1060 1200 430 840 750 560 440 840 1560 1650 1650 440 45 1780 defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down Current mode 3) Both ranks are in the same IDDcurrent mode 4) IDD5D and IDD6 values are for 0C TCase 85C Rev. 1.31, 2006-11 03292006-21GC-MK06 32 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 23 IDD Specification for HYS2T[64/128/256]xxxHR-3S-A HYS72T128000HR-3S-A HYS72T128020HR-3S-A HYS72T256220HR-3S-A HYS72T64000HR-3S-A Product Type HYS72T256040HR-3S-A Units Note1) Organization 512 MB x72 1 Rank -3S 1 GB x72 1 Rank -3S 1870 2130 685 1500 1320 940 700 1500 2940 3120 3120 700 90 3240 1 GB x72 2 Ranks -3S 1070 1200 480 1290 1110 730 490 1290 1600 1690 1690 490 90 1750 2 GB x72 2 Ranks -3S 1960 2220 780 2400 2040 1280 810 2400 3030 3210 3210 810 180 3330 2 GB x72 4 Ranks -3S 1160 1290 570 2190 1830 1070 600 2190 1690 1780 1780 600 180 1840 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3)4) 3)4) 2) mA 1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1, IDD4R, and IDD7, are IDD0 IDD1 IDD2P IDD2N IDD2Q IDD3P_0 (fast) IDD3P_1 (slow) IDD3N IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 1020 1150 430 840 750 560 440 840 1560 1650 1650 440 45 1710 defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down Current mode 3) Both ranks are in the same IDDcurrent mode 4) IDD5D and IDD6 values are for 0C TCase 85C Rev. 1.31, 2006-11 03292006-21GC-MK06 33 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 24 IDD Specification for HYS72T[64/128/256]xxxHR-3.7-A HYS72T128000HR-3.7-A HYS72T128020HR-3.7-A HYS72T256220HR-3.7-A HYS72T256040HR-3.7-A HYS72T64000HR-3.7-A Product Type Units Note1) Organization 512 MB x72 1 Rank -3.7 1 GB x72 1 Rank -3.7 1670 1850 572 1220 1040 790 590 1220 2120 2210 2840 610 72 3030 1 GB x72 2 Ranks -3.7 950 1040 400 1050 870 620 420 1050 1180 1220 1540 440 72 1630 2 GB x72 2 Ranks -3.7 1740 1920 640 1940 1580 1080 680 1940 2190 2280 2910 720 144 3100 2 GB x72 4 Ranks -3.7 1020 1110 470 1770 1410 910 510 1770 1250 1290 1610 550 144 1700 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3)4) 3)4) 2) mA 1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1, IDD4R, and IDD7, are IDD0 IDD1 IDD2P IDD2N IDD2Q IDD3P_0 (fast) IDD3P_1 (slow) IDD3N IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 920 1010 370 690 600 470 380 690 1140 1190 1500 380 36 1590 defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down Current mode. 3) Both ranks are in the same IDDcurrent mode. 4) IDD5D and IDD6 values are for 0C TCase 85C. Rev. 1.31, 2006-11 03292006-21GC-MK06 34 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 25 IDD Specification for HYS72T[64/128/256]xxxHR-5-A HYS72T128000HR-5-A HYS72T128020HR-5-A HYS72T64000HR-5-A Product Type HYS72T256220HR-5-A Units Note1) Organization 512 MB x72 1 Rank -5 1 GB x72 1 Rank -5 1400 1490 477 980 860 640 500 1040 1670 1760 2570 510 72 2750 1 GB x72 2 Ranks -5 810 850 350 850 730 510 370 910 940 990 1390 380 72 1480 2 GB x72 2 Ranks -5 1470 1560 550 1560 1310 870 590 1670 1740 1830 2640 620 144 2820 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3)4) 3)4) 2) mA 1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1, IDD4R, and IDD7, are IDD0 IDD1 IDD2P IDD2N IDD2Q IDD3P_0 (fast) IDD3P_1 (slow) IDD3N IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 770 820 310 560 500 390 320 590 910 950 1360 330 36 1450 defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down Current mode. 3) Both ranks are in the same IDDcurrent mode. 4) IDD5D and IDD6 values are for 0C TCase 85C. Rev. 1.31, 2006-11 03292006-21GC-MK06 35 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 4 SPD Codes This chapter lists all hexadecimal byte values stored in the EEPROM of the products described in this data sheet. SPD stands for serial presence detect. All values with XX in the table are module specific bytes which are defined during production. List of SPD Code Tables * * * * * * * Table 26 "SPD Codes for HYS64T[64/128/256]xx0HR-3-A" on Page 36 Table 27 "SPD Codes for HYS72T[64/128]0x0HR-3S-A" on Page 41 Table 28 "SPD Codes for HYS72T256xx0HR-3S-A" on Page 45 Table 29 "SPD Codes for HYS72T[64/128]0x0HR-3.7-A" on Page 49 Table 30 "SPD Codes for HYS72T256xx0HR-3.7-A" on Page 53 Table 31 "SPD Codes for HYS72T[64/128]0x0HR-5-A" on Page 57 Table 32 "SPD Codes for HYS72T256xx0HR-5-A" on Page 61 TABLE 26 SPD Codes for HYS64T[64/128/256]xx0HR-3-A HYS72T128000HR-3-A HYS72T128020HR-3-A HYS72T64000HR-3-A Product Type HYS72T256220HR-3-A 2 GByte x72 PC2- 5300R-444 Rev. 1.2 HEX 80 08 08 0E 0B 61 48 00 05 30 Organization 512MB x72 1 Rank (x8) 1 GByte x72 1 Rank (x4) PC2- 5300R-444 Rev. 1.2 HEX 80 08 08 0E 0B 60 48 00 05 30 1 GByte x72 2 Ranks (x8) 2 Ranks (x4) PC2- 5300R-444 Rev. 1.2 HEX 80 08 08 0E 0A 61 48 00 05 30 Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2- 5300R-444 Rev. 1.2 HEX 80 08 08 0E 0A 60 48 00 05 30 tCK @ CLMAX (Byte 18) [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 36 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3-A HYS72T128020HR-3-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3-A Product Type 1 GByte x72 1 Rank (x4) PC2- 5300R-444 Rev. 1.2 HEX 45 02 82 04 04 00 0C 04 38 01 01 05 03 30 45 50 60 30 1E 30 2D 01 20 27 10 17 1 GByte x72 2 GByte x72 2 Ranks (x8) 2 Ranks (x4) PC2- 5300R-444 Rev. 1.2 HEX 45 02 82 08 08 00 0C 04 38 01 01 05 03 30 45 50 60 30 1E 30 2D 80 20 27 10 17 PC2- 5300R-444 Rev. 1.2 HEX 45 02 82 04 04 00 0C 04 38 01 01 07 03 30 45 50 60 30 1E 30 2D 01 20 27 10 17 Label Code JEDEC SPD Revision Byte# 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 Description PC2- 5300R-444 Rev. 1.2 HEX 45 02 82 08 08 00 0C 04 38 01 01 04 03 30 45 50 60 30 1E 30 2D 80 20 27 10 17 tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 37 HYS72T256220HR-3-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3-A HYS72T128020HR-3-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3-A Product Type 1 GByte x72 1 Rank (x4) PC2- 5300R-444 Rev. 1.2 HEX 3C 1E 1E 00 00 39 69 80 18 22 0F 53 78 4F 2E 26 26 2B 1B 4A 20 23 C4 8C 68 94 1 GByte x72 2 GByte x72 2 Ranks (x8) 2 Ranks (x4) PC2- 5300R-444 Rev. 1.2 HEX 3C 1E 1E 00 00 39 69 80 18 22 0F 53 78 4F 2E 26 26 2B 1B 4A 20 23 C4 8C 68 94 PC2- 5300R-444 Rev. 1.2 HEX 3C 1E 1E 00 00 39 69 80 18 22 0F 53 78 4F 2E 26 26 2B 1B 4A 20 23 C4 8C 68 94 Label Code JEDEC SPD Revision Byte# 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 Description PC2- 5300R-444 Rev. 1.2 HEX 3C 1E 1E 00 00 39 69 80 18 22 0F 53 78 4F 2E 26 26 2B 1B 4A 20 23 C4 8C 68 94 tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate Rev. 1.31, 2006-11 03292006-21GC-MK06 38 HYS72T256220HR-3-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3-A HYS72T128020HR-3-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3-A Product Type 1 GByte x72 1 Rank (x4) PC2- 5300R-444 Rev. 1.2 HEX 12 90 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 31 32 38 30 30 30 48 52 33 41 20 20 1 GByte x72 2 GByte x72 2 Ranks (x8) 2 Ranks (x4) PC2- 5300R-444 Rev. 1.2 HEX 12 17 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 31 32 38 30 32 30 48 52 33 41 20 20 PC2- 5300R-444 Rev. 1.2 HEX 12 93 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 32 35 36 32 32 30 48 52 33 41 20 20 Label Code JEDEC SPD Revision Byte# 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 Description SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 PC2- 5300R-444 Rev. 1.2 HEX 12 15 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 36 34 30 30 30 48 52 33 41 20 20 20 Rev. 1.31, 2006-11 03292006-21GC-MK06 39 HYS72T256220HR-3-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3-A HYS72T128020HR-3-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3-A Product Type 1 GByte x72 1 Rank (x4) PC2- 5300R-444 Rev. 1.2 HEX 20 20 20 9x xx xx xx xx 00 FF 1 GByte x72 2 GByte x72 2 Ranks (x8) 2 Ranks (x4) PC2- 5300R-444 Rev. 1.2 HEX 20 20 20 9x xx xx xx xx 00 FF PC2- 5300R-444 Rev. 1.2 HEX 20 20 20 3x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2- 5300R-444 Rev. 1.2 HEX 20 20 20 Ax xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 40 HYS72T256220HR-3-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 27 SPD Codes for HYS72T[64/128]0x0HR-3S-A HYS72T128000HR-3S-A HYS72T64000HR-3S-A Product Type HYS72T128020HR-3S-A 1 GByte x72 2 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 80 08 08 0E 0A 61 48 00 05 30 45 02 82 08 08 00 0C 04 38 01 01 05 03 3D Organization 512MB x72 1 Rank (x8) 1 GByte x72 1 Rank (x4) PC2-5300R-555 Rev. 1.2 HEX 80 08 08 0E 0B 60 48 00 05 30 45 02 82 04 04 00 0C 04 38 01 01 05 03 3D Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-5300R-555 Rev. 1.2 HEX 80 08 08 0E 0A 60 48 00 05 30 45 02 82 08 08 00 0C 04 38 01 01 04 03 3D tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 41 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3S-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3S-A Product Type 1 GByte x72 1 Rank (x4) PC2-5300R-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 01 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 0F 53 78 4B 1 GByte x72 2 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 0F 53 78 4B Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 Description PC2-5300R-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 0F 53 78 4B tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) Rev. 1.31, 2006-11 03292006-21GC-MK06 42 HYS72T128020HR-3S-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3S-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3S-A Product Type 1 GByte x72 1 Rank (x4) PC2-5300R-555 Rev. 1.2 HEX 2E 26 26 2B 1B 4A 20 22 C4 8C 68 94 12 BE 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 1 GByte x72 2 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 2E 26 26 2B 1B 4A 20 22 C4 8C 68 94 12 45 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Label Code JEDEC SPD Revision Byte# 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 Description T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 PC2-5300R-555 Rev. 1.2 HEX 2E 26 26 2B 1B 4A 20 22 C4 8C 68 94 12 43 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Rev. 1.31, 2006-11 03292006-21GC-MK06 43 HYS72T128020HR-3S-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3S-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3S-A Product Type 1 GByte x72 1 Rank (x4) PC2-5300R-555 Rev. 1.2 HEX 31 32 38 30 30 30 48 52 33 53 41 20 20 20 20 3x xx xx xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 31 32 38 30 32 30 48 52 33 53 41 20 20 20 20 3x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-5300R-555 Rev. 1.2 HEX 36 34 30 30 30 48 52 33 53 41 20 20 20 20 20 3x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 44 HYS72T128020HR-3S-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 28 SPD Codes for HYS72T256xx0HR-3S-A HYS72T256020HR-3S-A HYS72T256220HR-3S-A Product Type HYS72T256040HR-3S-A 2 GByte x72 4 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 80 08 08 0E 0A 63 48 00 05 30 45 02 82 08 08 00 0C 04 38 01 01 07 03 3D Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-5300R-555 Rev. 1.2 HEX 80 08 08 0E 0B 61 48 00 05 30 45 02 82 04 04 00 0C 04 38 01 01 07 03 3D Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-5300R-555 Rev. 1.2 HEX 80 08 08 0E 0B 61 48 00 05 30 45 02 82 04 04 00 0C 04 38 01 01 07 03 3D tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 45 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T256020HR-3S-A HYS72T256220HR-3S-A Product Type Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-5300R-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 01 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 0F 53 78 4B 2 GByte x72 4 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 0F 53 78 4B Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 Description PC2-5300R-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 01 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 0F 53 78 4B tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) Rev. 1.31, 2006-11 03292006-21GC-MK06 46 HYS72T256040HR-3S-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T256020HR-3S-A HYS72T256220HR-3S-A Product Type Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-5300R-555 Rev. 1.2 HEX 2E 26 26 2B 1B 4A 20 22 C4 8C 68 94 12 C1 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 2 GByte x72 4 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 2E 26 26 2B 1B 4A 20 22 C4 8C 68 94 12 49 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Label Code JEDEC SPD Revision Byte# 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 Description T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 PC2-5300R-555 Rev. 1.2 HEX 2E 26 26 2B 1B 4A 20 22 C4 8C 68 94 12 C1 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Rev. 1.31, 2006-11 03292006-21GC-MK06 47 HYS72T256040HR-3S-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T256020HR-3S-A HYS72T256220HR-3S-A Product Type Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-5300R-555 Rev. 1.2 HEX 32 35 36 32 32 30 48 52 33 53 41 20 20 20 20 3x xx xx xx xx 00 FF 2 GByte x72 4 Ranks (x8) PC2-5300R-555 Rev. 1.2 HEX 32 35 36 30 34 30 48 52 33 53 41 20 20 20 20 2x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-5300R-555 Rev. 1.2 HEX 32 35 36 30 32 30 48 52 33 53 41 20 20 20 20 3x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 48 HYS72T256040HR-3S-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 29 SPD Codes for HYS72T[64/128]0x0HR-3.7-A HYS72T128000HR-3.7-A HYS72T64000HR-3.7-A Product Type HYS72T128020HR-3.7-A 1 GByte x72 2 Ranks (x8) PC2-4200R-444 Rev. 1.1 HEX 80 08 08 0E 0A 61 48 00 05 3D 50 02 82 08 08 00 0C 04 38 00 01 05 01 3D Organization 512MB x72 1 Rank (x8) 1 GByte x72 1 Rank (x4) PC2-4200R-444 Rev. 1.1 HEX 80 08 08 0E 0B 60 48 00 05 3D 50 02 82 04 04 00 0C 04 38 00 01 05 01 3D Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-4200R-444 Rev. 1.1 HEX 80 08 08 0E 0A 60 48 00 05 3D 50 02 82 08 08 00 0C 04 38 00 01 04 01 3D tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 49 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3.7-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3.7-A Product Type 1 GByte x72 1 Rank (x4) PC2-4200R-444 Rev. 1.1 HEX 50 50 60 3C 1E 3C 2D 01 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 0F 51 78 3F 1 GByte x72 2 Ranks (x8) PC2-4200R-444 Rev. 1.1 HEX 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 0F 51 78 3F Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 Description PC2-4200R-444 Rev. 1.1 HEX 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 0F 51 78 3F tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) Rev. 1.31, 2006-11 03292006-21GC-MK06 50 HYS72T128020HR-3.7-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3.7-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3.7-A Product Type 1 GByte x72 1 Rank (x4) PC2-4200R-444 Rev. 1.1 HEX 22 1E 1E 24 17 34 1E 20 C4 8C 61 78 11 8C 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 1 GByte x72 2 Ranks (x8) PC2-4200R-444 Rev. 1.1 HEX 22 1E 1E 24 17 34 1E 20 C4 8C 61 78 11 13 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Label Code JEDEC SPD Revision Byte# 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 Description T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 PC2-4200R-444 Rev. 1.1 HEX 22 1E 1E 24 17 34 1E 20 C4 8C 61 78 11 11 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Rev. 1.31, 2006-11 03292006-21GC-MK06 51 HYS72T128020HR-3.7-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-3.7-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-3.7-A Product Type 1 GByte x72 1 Rank (x4) PC2-4200R-444 Rev. 1.1 HEX 31 32 38 30 30 30 48 52 33 2E 37 41 20 20 20 5x xx xx xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2-4200R-444 Rev. 1.1 HEX 31 32 38 30 32 30 48 52 33 2E 37 41 20 20 20 5x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-4200R-444 Rev. 1.1 HEX 36 34 30 30 30 48 52 33 2E 37 41 20 20 20 20 5x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 52 HYS72T128020HR-3.7-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 30 SPD Codes for HYS72T256xx0HR-3.7-A HYS72T256020HR-3.7-A HYS72T256220HR-3.7-A Product Type HYS72T256040HR-3.7-A 2 GByte x72 4 Ranks (x8) PC2-4200R-444 Rev. 1.2 HEX 80 08 08 0E 0A 63 48 00 05 3D 50 02 82 08 08 00 0C 04 38 01 01 07 03 3D Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-4200R-444 Rev. 1.2 HEX 80 08 08 0E 0B 61 48 00 05 3D 50 02 82 04 04 00 0C 04 38 01 01 07 03 3D Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-4200R-444 Rev. 1.1 HEX 80 08 08 0E 0B 61 48 00 05 3D 50 02 82 04 04 00 0C 04 38 00 01 07 01 3D tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 53 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T256020HR-3.7-A HYS72T256220HR-3.7-A Product Type Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-4200R-444 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 01 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 0F 51 78 3F 2 GByte x72 4 Ranks (x8) PC2-4200R-444 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 0F 51 78 3F Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 Description PC2-4200R-444 Rev. 1.1 HEX 50 50 60 3C 1E 3C 2D 01 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 0F 51 78 3F tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) Rev. 1.31, 2006-11 03292006-21GC-MK06 54 HYS72T256040HR-3.7-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T256020HR-3.7-A HYS72T256220HR-3.7-A Product Type Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-4200R-444 Rev. 1.2 HEX 22 1E 1E 24 17 34 1E 20 C4 8C 61 78 12 93 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 2 GByte x72 4 Ranks (x8) PC2-4200R-444 Rev. 1.2 HEX 22 1E 1E 24 17 34 1E 20 C4 8C 61 78 12 1B 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Label Code JEDEC SPD Revision Byte# 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 Description T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 PC2-4200R-444 Rev. 1.1 HEX 22 1E 1E 24 17 34 1E 20 C4 8C 61 78 11 8F 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Rev. 1.31, 2006-11 03292006-21GC-MK06 55 HYS72T256040HR-3.7-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T256020HR-3.7-A HYS72T256220HR-3.7-A Product Type Organization 2 GByte x72 2 Ranks (x4) 2 GByte x72 2 Ranks (x4) PC2-4200R-444 Rev. 1.2 HEX 32 35 36 32 32 30 48 52 33 2E 37 41 20 20 20 3x xx xx xx xx 00 FF 2 GByte x72 4 Ranks (x8) PC2-4200R-444 Rev. 1.2 HEX 32 35 36 30 34 30 48 52 33 2E 37 41 20 20 20 2x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-4200R-444 Rev. 1.1 HEX 32 35 36 30 32 30 48 52 33 2E 37 41 20 20 20 5x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 56 HYS72T256040HR-3.7-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 31 SPD Codes for HYS72T[64/128]0x0HR-5-A HYS72T128000HR-5-A HYS72T64000HR-5-A Product Type HYS72T128020HR-5-A 1 GByte x72 2 Ranks (x8) PC2-3200R-333 Rev. 1.1 HEX 80 08 08 0E 0A 61 48 00 05 50 60 02 82 08 08 00 0C 04 38 00 01 05 01 50 Organization 512MB x72 1 Rank (x8) 1 GByte x72 1 Rank (x4) PC2-3200R-333 Rev. 1.1 HEX 80 08 08 0E 0B 60 48 00 05 50 60 02 82 04 04 00 0C 04 38 00 01 05 01 50 Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-3200R-333 Rev. 1.1 HEX 80 08 08 0E 0A 60 48 00 05 50 60 02 82 08 08 00 0C 04 38 00 01 04 01 50 tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 57 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-5-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-5-A Product Type 1 GByte x72 1 Rank (x4) PC2-3200R-333 Rev. 1.1 HEX 60 50 60 3C 1E 3C 28 01 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 0F 51 78 33 1D 1 GByte x72 2 Ranks (x8) PC2-3200R-333 Rev. 1.1 HEX 60 50 60 3C 1E 3C 28 80 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 0F 51 78 33 1D Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 Description PC2-3200R-333 Rev. 1.1 HEX 60 50 60 3C 1E 3C 28 80 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 0F 51 78 33 1D tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) Rev. 1.31, 2006-11 03292006-21GC-MK06 58 HYS72T128020HR-5-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-5-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-5-A Product Type 1 GByte x72 1 Rank (x4) PC2-3200R-333 Rev. 1.1 HEX 1E 1B 1E 17 28 1B 1E C4 8C 59 5C 11 B7 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 31 32 1 GByte x72 2 Ranks (x8) PC2-3200R-333 Rev. 1.1 HEX 1E 1B 1E 17 28 1B 1E C4 8C 59 5C 11 3E 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 31 32 Label Code JEDEC SPD Revision Byte# 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 Description T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 PC2-3200R-333 Rev. 1.1 HEX 1E 1B 1E 17 28 1B 1E C4 8C 59 5C 11 3C 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 36 34 Rev. 1.31, 2006-11 03292006-21GC-MK06 59 HYS72T128020HR-5-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules HYS72T128000HR-5-A Organization 512MB x72 1 Rank (x8) HYS72T64000HR-5-A Product Type 1 GByte x72 1 Rank (x4) PC2-3200R-333 Rev. 1.1 HEX 38 30 30 30 48 52 35 41 20 20 20 20 20 5x xx xx xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2-3200R-333 Rev. 1.1 HEX 38 30 32 30 48 52 35 41 20 20 20 20 20 5x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-3200R-333 Rev. 1.1 HEX 30 30 30 48 52 35 41 20 20 20 20 20 20 5x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 60 HYS72T128020HR-5-A Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules TABLE 32 SPD Codes for HYS72T256xx0HR-5-A Product Type Organization HYS72T256020HR-5-A 2 GByte x72 2 Ranks (x4) Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-3200R-333 Rev. 1.1 HEX 80 08 08 0E 0B 61 48 00 05 50 60 02 82 04 04 00 0C 04 38 00 01 07 01 50 60 50 60 3C 1E 3C HYS72T256220HR-5-A 2 GByte x72 2 Ranks (x4) PC2-3200R-333 Rev. 1.1 HEX 80 08 08 0E 0B 61 48 00 05 50 60 02 82 04 04 00 0C 04 38 00 01 07 01 50 60 50 60 3C 1E 3C tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] Rev. 1.31, 2006-11 03292006-21GC-MK06 61 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Product Type Organization HYS72T256020HR-5-A 2 GByte x72 2 Ranks (x4) HYS72T256220HR-5-A 2 GByte x72 2 Ranks (x4) PC2-3200R-333 Rev. 1.1 HEX 28 01 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 0F 51 78 33 1D 1E 1B 1E 17 28 1B 1E C4 8C 59 5C 11 Label Code JEDEC SPD Revision Byte# 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 Description PC2-3200R-333 Rev. 1.1 HEX 28 01 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 0F 51 78 33 1D 1E 1B 1E 17 28 1B 1E C4 8C 59 5C 11 tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Rev. 1.31, 2006-11 03292006-21GC-MK06 62 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Product Type Organization HYS72T256020HR-5-A 2 GByte x72 2 Ranks (x4) HYS72T256220HR-5-A 2 GByte x72 2 Ranks (x4) PC2-3200R-333 Rev. 1.1 HEX BA 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 32 35 36 32 32 30 48 52 35 41 20 20 20 20 20 5x xx xx xx xx Label Code JEDEC SPD Revision Byte# 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 Description Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number PC2-3200R-333 Rev. 1.1 HEX BA 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 32 35 36 30 32 30 48 52 35 41 20 20 20 20 20 5x xx xx xx xx Rev. 1.31, 2006-11 03292006-21GC-MK06 63 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Product Type Organization HYS72T256020HR-5-A 2 GByte x72 2 Ranks (x4) HYS72T256220HR-5-A 2 GByte x72 2 Ranks (x4) PC2-3200R-333 Rev. 1.1 HEX 00 FF Label Code JEDEC SPD Revision Byte# 128 255 Description Blank for customer use PC2-3200R-333 Rev. 1.1 HEX 00 FF 99 - 127 Not used Rev. 1.31, 2006-11 03292006-21GC-MK06 64 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 5 Package Outlines FIGURE 5 Package Outline Raw Card A L-DIM-240-11 This chapter contains the package outlines of the products. Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.31, 2006-11 03292006-21GC-MK06 65 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 6 Package Outline Raw Card B-G L-DIM-240-12 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.31, 2006-11 03292006-21GC-MK06 66 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 7 Package Outline Raw Card C L-DIM-240-13 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.31, 2006-11 03292006-21GC-MK06 67 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 8 Package Outline Raw Card J L-DIM-240-20 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.31, 2006-11 03292006-21GC-MK06 68 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 9 Package Outline Raw Card L L-DIM-240-40 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.31, 2006-11 03292006-21GC-MK06 69 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules FIGURE 10 Package Outline Raw Card N - L-DIM-240-44 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.31, 2006-11 03292006-21GC-MK06 70 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules 6 Product Type Nomenclature field number. The detailed field description together with possible values and coding explanation is listed for modules in Table 34 and for components in Table 35. Qimonda's nomenclature uses simple coding combined with some propriatory coding. Table 33 provides examples for module and component product type number as well as the TABLE 33 Nomenclature Fields and Examples Example for Field Number 1 Micro-DIMM DDR2 DRAM HYS HYB 2 64 18 3 T T 4 64/128 5 0 6 2 7 0 0 8 K A 9 M C 10 -5 -5 11 -A -- 512/1G 16 TABLE 34 DDR2 DIMM Nomenclature Field 1 2 3 4 Description Qimonda Module Prefix Module Data Width [bit] DRAM Technology Memory Density per I/O [Mbit]; Module Density1) Values HYS 64 72 T 32 64 128 256 512 5 6 7 8 9 Raw Card Generation Number of Module Ranks Product Variations Package, Lead-Free Status Module Type 0 .. 9 0, 2, 4 0 .. 9 A .. Z D M R U F Coding Constant Non-ECC ECC DDR2 256 MByte 512 MByte 1 GByte 2 GByte 4 GByte Look up table 1, 2, 4 Look up table Look up table SO-DIMM Micro-DIMM Registered Unbuffered Fully Buffered Rev. 1.31, 2006-11 03292006-21GC-MK06 71 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Field 10 Description Speed Grade Values -2.5F -2.5 -3 -3S -3.7 -5 Coding PC2-6400 5-5-5 PC2-6400 6-6-6 PC2-5300 4-4-4 PC2-5300 5-5-5 PC2-4200 4-4-4 PC2-3200 3-3-3 First Second 11 Die Revision -A -B 1) Multiplying "Memory Density per I/O" with "Module Data Width" and dividing by 8 for Non-ECC and 9 for ECC modules gives the overall module memory density in MBytes as listed in column "Coding". TABLE 35 DDR2 DRAM Nomenclature Field 1 2 3 4 Description Qimonda Component Prefix Interface Voltage [V] DRAM Technology Component Density [Mbit] Values HYB 18 T 256 512 1G 2G 5+6 Number of I/Os 40 80 16 7 8 9 10 Product Variations Die Revision Package, Lead-Free Status Speed Grade 0 .. 9 A B C F -25F -2.5 -3 -3S -3.7 -5 Coding Constant SSTL_18 DDR2 256 Mbit 512 Mbit 1 Gbit 2 Gbit x4 x8 x16 Look up table First Second FBGA, lead-containing FBGA, lead-free DDR2-800 5-5-5 DDR2-800 6-6-6 DDR2-667 4-4-4 DDR2-667 5-5-5 DDR2-533 4-4-4 DDR2-400 3-3-3 Rev. 1.31, 2006-11 03292006-21GC-MK06 72 Internet Data Sheet HYS72T[64/128/256]xx0HR-[3/3S/3.7/5]-A Registered DDR2 SDRAM Modules Table of Contents 1 1.1 1.2 2 2.1 3 3.1 3.2 3.3 3.3.1 3.3.2 3.3.3 3.4 4 5 6 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . DC Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Timing Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Speed Grades Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Component AC Timing Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ODT AC Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDD Specifications and Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 15 16 17 17 19 28 30 SPD Codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 Package Outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 Product Type Nomenclature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 Table of Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 Rev. 1.31, 2006-11 03292006-21GC-MK06 73 Internet Data Sheet Edition 2006-11 Published by Qimonda AG Gustav-Heinemann-Ring 212 D-81739 Munchen, Germany (c) Qimonda AG 2006. All Rights Reserved. Legal Disclaimer The information given in this Internet Data Sheet shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Qimonda hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. Information For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office. Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Qimonda Office. Qimonda Components may only be used in life-support devices or systems with the express written approval of Qimonda, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. www.qimonda.com |
Price & Availability of HYS72T64000HR
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |