![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
May 2007 HYS64T32x00HU-[3/3S/3.7/5]-A HYS[64/72]T64x00HU-[3/3S/3.7/5]-A HYS[64/72]T128x20HU-[3/3S/3.7/5]-A 240-Pin Unbuffered DDR2 SDRAM Modules DDR2 SDRAM RoHS Compliant Internet Data Sheet Rev. 1.41 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32x00HU-[3/3S/3.7/5]-A, HYS[64/72]T64x00HU-[3/3S/3.7/5]-A, HYS[64/72]T128x20HU-[3/3S/3.7/5]-A Revision History: 2007-01, Rev. 1.41 Page All 42, 43 All All 43, 44, 45, 46 29, 34, 37 48 Subjects (major changes since last revision) Adapted internet edition Table 30 Footnote 4 updated. Added Products HYS64T[32/64/128]9x0HU-[3S/3.7]-A Qimonda update Editorial changes Updated AC Timing Parameter table DQS DQ skew value is the max. value Added 50 ohm data Previous Revision: 2007-01, Rev. 1.40 Previous Revision: 2006-09, Rev. 1.32 Previous Revision: 2006-03, Rev. 1.31 Previous Revision: 2005-08, Rev. 1.3 We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc@qimonda.com qag_techdoc_rev400 / 3.2 QAG / 2006-08-07 03292006-EZUJ-JY4S 2 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 1 Overview This chapter gives an overview of the 240-Pin Unbuffered DDR2 SDRAM Modules product family and describes its main characteristics. 1.1 Features * Programmable CAS Latencies (3, 4 and 5), Burst Length (8 & 4) and Burst Type * Auto Refresh (CBR) and Self Refresh * All inputs and outputs SSTL_1.8 compatible * Off-Chip Driver Impedance Adjustment (OCD) and On-Die Termination (ODT) * Serial Presence Detect with E2PROM * Dimensions (nominal): 30 mm high, 133.35 mm wide * Based on standard reference layouts Raw Card "A", "B""C","D","E","F" and "G" * RoHS compliant products1) * 240-Pin PC2-5300, PC2-4200 and PC2-3200 DDR2 SDRAM memory modules for use as main memory when installed in systems such as mobile personal computers. * 32M x 64, 64M x 64, 64M x 72, 128M x 64, 128M x 72 module organization, and 32M x 16, 64M x 8 chip organization * 256 MByte, 512 MByte and 1 GByte modules built with 512-Mbit DDR2 SDRAMs in P-TFBGA-60 and P-TFBGA84 chipsize packages * All Speed grades faster than DDR2-400 comply with DDR2-400 timing specifications. * Standard Double-Data-Rate-Two Synchronous DRAMs (DDR2 SDRAM) with a single + 1.8 V ( 0.1 V) power supply TABLE 1 Performance table for -3(S) Product Type Speed Code Speed Grade Max. Clock Frequency @CL5 @CL4 @CL3 Min. RAS-CAS-Delay Min. Row Precharge Time Min. Row Active Time Min. Row Cycle Time -3 PC2-5300 4-4-4 -3S PC2-5300 5-5-5 333 266 200 15 15 45 60 Unit -- MHz MHz MHz ns ns ns ns fCK5 fCK4 fCK3 tRCD tRP tRAS tRC 333 333 200 12 12 45 57 1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 3 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 2 Performance table for -3.7 Product Type Speed Code Speed Grade Max. Clock Frequency @CL5 @CL4 @CL3 Min. RAS-CAS-Delay Min. Row Precharge Time Min. Row Active Time Min. Row Cycle Time -3.7 PC2-4200 4-4-4 Unit -- MHz MHz MHz ns ns ns ns fCK5 fCK4 fCK3 tRCD tRP tRAS tRC 266 266 200 15 15 45 60 TABLE 3 Performance table for -5 Product Type Speed Code Speed Grade max. Clock Frequency @CL5 @CL4 @CL3 min. RAS-CAS-Delay min. Row Precharge Time min. Row Active Time min. Row Cycle Time fCK5 fCK4 fCK3 tRCD tRP tRAS tRC -5 PC2-3200 3-3-3 200 200 200 15 15 40 55 Unit -- MHz MHz MHz ns ns ns ns Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 4 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 1.2 Description The memory array is designed with 512-Mbit Double-DataRate-Two (DDR2) Synchronous DRAMs. Decoupling capacitors are mounted on the PCB board. The DIMMs feature serial presence detect based on a serial E2PROM device using the 2-pin I2C protocol. The first 128 bytes are programmed with configuration data and are write protected; the second 128 bytes are available to the customer. The Qimonda HYS[64/72]T[32/64/128]0x0HU-[3/.../5]-A module family are unbuffered DIMM modules "UDIMMs" with 30,0 mm height based on DDR2 technology. DIMMs are available as non-ECC modules in 32M x 64 (256MB), 64M x 64 (512MB), 128M x 64 (1GB) and as ECC modules in 64M x 72 (512MB), 128M x 72 (1GB) organization and density, intended for mounting into 240-pin connector sockets. TABLE 4 Ordering Information for RoHS Compliant Products Product Type1) PC2-5300 HYS64T32000HU-3-A HYS64T64000HU-3-A HYS72T64000HU-3-A HYS64T128020HU-3-A HYS72T128020HU-3-A HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A HYS72T64000HU-3S-A HYS64T128020HU-3S-A HYS64T128920HU-3S-A HYS72T128020HU-3S-A PC2-4200 HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A HYS72T64000HU-3.7-A HYS64T128020HU-3.7-A HYS64T128920HU-3.7-A HYS72T128020HU-3.7-A PC2-3200 HYS64T32000HU-5-A HYS64T64000HU-5-A HYS72T64000HU-5-A 256MB 1Rx16 PC2-3200U-333-11-C1 512MB 1Rx8 PC2-3200U-333-11-A1 512MB 1Rx8 PC2-3200E-333-11-A1 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, ECC 512 Mbit (x16) 512 Mbit (x8) 512 Mbit (x8) 256MB 1Rx16 PC2-4200U-444-11-C1 256MB 1Rx16 PC2-4200U-444-11-C1 512MB 1Rx8 PC2-4200U-444-11-A1 512MB 1Rx8 PC2-4200U-444-11-D0 512MB 1Rx8 PC2-4200E-444-11-A1 1GB 2Rx8 PC2-4200U-444-11-B1 1GB 2Rx8 PC2-4200U-444-11-E0 1GB 2Rx8 PC2-4200E-444-11-B1 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, ECC 2 Ranks, Non-ECC 2 Ranks, Non-ECC 2 Ranks, ECC 512 Mbit (x16) 512 Mbit (x16) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 256MB 1Rx16 PC2-5300U-444-12-C1 512MB 1Rx8 PC2-5300U-444-12-D0 512MB 1Rx8 PC2-5300E-444-12-F0 1GB 2Rx8 PC2-5300U-444-12-E0 1GB 2Rx8 PC2-5300E-444-12-G0 256MB 1Rx16 PC2-5300U-555-12-C1 256MB 1Rx16 PC2-5300U-555-12-C1 512MB 1Rx8 PC2-5300U-555-12-D0 512MB 1Rx8 PC2-5300U-555-12-D0 512MB 1Rx8 PC2-5300E-555-12-F0 1GB 2Rx8 PC2-5300U-555-12-E0 1GB 2Rx8 PC2-5300U-555-12-E0 1GB 2Rx8 PC2-5300E-555-12-G0 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, ECC 2 Ranks, Non-ECC 2 Ranks, ECC 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, Non-ECC 1 Rank, ECC 2 Ranks, Non-ECC 2 Ranks, Non-ECC 2 Ranks, ECC 512 Mbit (x16) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x16) 512 Mbit (x16) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) 512 Mbit (x8) Compliance Code2) Description SDRAM Technology Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 5 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Product Type1) HYS64T128020HU-5-A HYS72T128020HU-5-A Compliance Code2) 1GB 2Rx8 PC2-3200U-333-11-B1 1GB 2Rx8 PC2-3200E-333-12-B1 Description 2 Ranks, Non-ECC 2 Ranks, ECC SDRAM Technology 512 Mbit (x8) 512 Mbit (x8) 1) All product types end with a place code, designating the silicon die revision. Example: HYS64T64000HU-3-A, indicating Rev. "A" dies are used for DDR2 SDRAM components. For all Qimonda DDR2 module and component nomenclature see Chapter 6 of this data sheet. 2) The Compliance Code is printed on the module label and describes the speed grade, for example "PC2-5300U-444-12-C1", where 4200U means Unbuffered DIMM modules with 4.26 GB/sec Module Bandwidth and "444-12" means Column Address Strobe (CAS) latency = 4, Row Column Delay (RCD) latency = 4 and Row Precharge (RP) latency = 4 using the latest JEDEC SPD Revision 1.2 and produced on the Raw Card "C". TABLE 5 Address Format DIMM Density 256 MByte 512 MByte 512 MByte 1 GByte 1 GByte Module Organization 32M x64 64M x64 64M x72 128M x64 128M x72 Memory Ranks 1 1 1 2 2 ECC/ Non-ECC Non-ECC Non-ECC ECC Non-ECC ECC # of SDRAMs # of row/bank/column bits 4 8 9 16 18 13/2/10 14/2/10 14/2/10 14/2/10 14/2/10 Raw Card C A,D A,F B,E B,G TABLE 6 Components on Modules Product Type1) HYS64T32000HU HYS64T32900HU HYS64T64000HU HYS64T64900HU HYS72T64000HU HYS64T128020HU HYS64T128920HU HYS72T128020HU DRAM Components1) HYB18T512160AF HYB18T512160AF HYB18T512800AF HYB18T512800AF HYB18T512800AF HYB18T512800AF HYB18T512800AF HYB18T512800AF DRAM Density 512 Mbit 512 Mbit 512 Mbit 512 Mbit 512 Mbit 512 Mbit 512 Mbit 512 Mbit DRAM Organisation 32M x 16 32M x 16 64M x 8 64M x 8 64M x 8 64M x 8 64M x 8 64M x 8 Notes2) 1) Green Product 2) For a detailed description of all functionalities of the DRAM components on these modules see the component data sheet. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 6 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 2 Pin Configurations This chapter contains information to the pin configuration of the modules as well as the block diagrams to the various module organization The pin configuration of the Unbuffered DDR2 SDRAM DIMM and Table 9 respectively. The pin numbering is depicted in is listed by function in Table 7 (240 pins). The abbreviations Figure 1 for non-ECC modules (x64) and Figure 2 for ECC used in columns Pin and Buffer Type are explained in Table 8 modules (x72). TABLE 7 Pin Configuration of UDIMM Ball No. Clock Signals 185 137 220 186 138 221 52 171 CK0 CK1 CK2 CK0 CK1 CK2 CKE0 CKE1 NC Control Signals 193 76 S0# S1# NC 192 74 73 Address Signals 71 190 54 BA0 BA1 BA2 NC I I I NC SSTL SSTL SSTL -- Bank Address Bus 2 Not Connected Less than 1Gb DDR2 SDRAMS Bank Address Bus 1:0 RAS CAS WE I I NC I I I SSTL SSTL -- SSTL SSTL SSTL Not Connected Note: 1 Rank module Row Address Strobe Column Address Strobe Write Enable Chip Select Rank 1:0 I I I I I I I I NC SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL -- Not Connected Note: 1 Rank module Clock Enable Rank 1:0 Clock Signals 2:0, Complement Clock Signals 2:0 Name Pin Type Buffer Type Function Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 7 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Ball No. 188 183 63 182 61 60 180 58 179 177 70 57 176 196 Name A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 AP A11 A12 A13 NC Pin Type I I I I I I I I I I I I I I I NC I NC Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL -- SSTL -- Function Address Bus 12:0 Address Signal 13 Note: 1 Gbit based module and 512M x4/x8 Not Connected Note: Module based on 1 Gbit x16 Module based on 512 Mbit x16 or smaller Address Signal 14 Note: Modules based on 2 Gbit Not Connected Note: Modules based on 1 Gbit or smaller Data Bus 63:0 Data Input/Output pins 174 A14 NC Data Signals 3 4 9 10 122 123 128 129 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 I/O I/O I/O I/O I/O I/O I/O I/O SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 8 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Ball No. 12 13 21 22 131 132 140 141 24 25 30 31 143 144 149 150 33 34 39 40 152 153 158 159 80 81 86 87 199 200 205 206 89 90 95 96 208 209 214 215 Name DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 Pin Type I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Function Data Bus 63:0 Data Input/Output pins Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 9 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Ball No. 98 99 107 108 217 218 226 227 110 111 116 117 229 230 235 236 Check Bit Signals 42 Name DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 CB0 NC Pin Type I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O NC I/O NC I/O NC I/O NC I/O NC I/O NC Buffer Type SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL -- SSTL -- SSTL -- SSTL -- SSTL -- SSTL -- Function Data Bus 63:0 Data Input/Output pins Check Bit 0 Note: ECC type module only Not Connected Note: ECC type module only Check Bit 1 Note: ECC type module only Not Connected Note: ECC type module only Check Bit 2 Note: ECC type module only Not Connected Note: ECC type module only Check Bit 3 Note: ECC type module only Not Connected Note: ECC type module only Check Bit 4 Note: ECC type module only Not Connected Note: ECC type module only Check Bit 5 Note: ECC type module only Not Connected Note: ECC type module only 43 CB1 NC 48 CB2 NC 49 CB3 NC 161 CB4 NC 162 CB5 NC Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 10 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Ball No. 167 Name CB6 NC Pin Type I/O NC I/O NC Buffer Type SSTL -- SSTL -- Function Check Bit 6 Note: ECC type module only Not Connected Note: ECC type module only Check Bit 7 Note: ECC type module only Not Connected Note: Non-ECC module Data Strobe Bus 8:0 168 CB7 NC Data Strobe Bus 7 16 28 37 84 93 105 114 46 6 15 27 36 83 92 104 113 45 Data Mask Signals 125 134 146 155 202 211 223 232 164 EEPROM 120 119 SCL SDA I I/O CMOS OD Serial Bus Clock Serial Bus Data DM0 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DM8 I I I I I I I I I SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Data Mask Bus 8:0 DQS0 DQS1 DQS2 DQS3 DQS4 DQS5 DQS6 DQS7 DQS8 DQS0 DQS1 DQS2 DQS3 DQS4 DQS5 DQS6 DQS7 DQS8 I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL SSTL Complement Data Strobe Bus 8:0 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 11 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Ball No. 239 240 101 Power Supplies 1 238 51,56,62,72,75,, 78,170,175,181,, 191,194 53,59,64,67,69,, 172,178,184,187, 189,197 2,5,8,11,14,17,, 20,23,26,29,32, 35,38,41,44,47,, 50,65,66,79,82, 85,88,91,94,97,, 100,103,106, 109,112,115,118, 121,124,127,, 130,133,136,139, 142,145,148,, 151,154,157,160, 163,166,169, 198,201,204,207, 210,213,216,, 219,222,225,228, 231,234,237 Other Pins 195 77 Name SA0 SA1 SA2 Pin Type I I I Buffer Type CMOS CMOS CMOS -- -- -- Function Serial Address Select Bus 2:0 VREF AI VDDSPD PWR VDDQ PWR I/O Reference Voltage EEPROM Power Supply I/O Driver Power Supply VDD PWR -- Power Supply VSS GND -- Ground Plane ODT0 ODT1 NC I I NC NC SSTL SSTL -- -- On-Die Termination Control 0 On-Die Termination Control 1 Note: 2 Rank modules Not Connected Note: 1 Rank modules Not connected Note: Pins not connected on Qimonda UDIMMs 18,19,55,68,102,1 NC 26,135,147, 156,165,173,203, 212, 224,233 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 12 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 8 Abbreviations for Pin Type Abbreviation I O I/O AI PWR GND NC Description Standard input-only pin. Digital levels. Output. Digital levels. I/O is a bidirectional input/output signal. Input. Analog levels. Power Ground Not Connected TABLE 9 Abbreviations for Buffer Type Abbreviation SSTL LV-CMOS CMOS OD Description Serial Stub Terminated Logic (SSTL_18) Low Voltage CMOS CMOS Levels Open Drain. The corresponding pin has 2 operational states, active low and tri-state, and allows multiple devices to share as a wire-OR. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 13 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Pin Configuration UDIMM x64 (240 Pin) FIGURE 1 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 14 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Pin Configuration UDIMM x72 (240 Pin) FIGURE 2 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 15 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 3 3.1 Electrical Characteristics Absolute Maximum Ratings TABLE 10 Absolute Maximum Ratings This chapter contains the electrical characteristics. Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 10 at any time. Symbol Parameter Rating Min. Max. +2.3 +2.3 +2.3 +2.3 Unit Notes Storage Temperature -55 +100 1) When VDD and VDDQ and VDDL are less than 500 mV; VREF may be equal to or less than 300 mV. 2) Storage Temperature is the case surface temperature on the center/top side of the DRAM. VDD VDDQ VDDL VIN, VOUT TSTG Voltage on VDD pin relative to VSS Voltage on VDDQ pin relative to VSS Voltage on VDDL pin relative to VSS Voltage on any pin relative to VSS -1.0 -0.5 -0.5 -0.5 V V V V C 1) 1)2) 1)2) 1) 1)2) Attention: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. TABLE 11 DRAM Component Operating Temperature Range Symbol Parameter Rating Min. Max. 95 C 1)2)3)4) Unit Notes TOPER Operating Temperature 0 1) Operating Temperature is the case surface temperature on the center / top side of the DRAM. 2) The operating temperature range are the temperatures where all DRAM specification will be supported. During operation, the DRAM case temperature must be maintained between 0 - 95 C under all other specification parameters. 3) Above 85 C the Auto-Refresh command interval has to be reduced to tREFI= 3.9 s 4) When operating this product in the 85 C to 95 C TCASE temperature range, the High Temperature Self Refresh has to be enabled by setting EMR(2) bit A7 to "1". When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50% Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 16 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 3.2 DC Operating Conditions TABLE 12 Operating Conditions This chapter contains the DC operating conditions tables. Parameter Symbol Values Min. Max. +65 +95 +100 +105 90 Unit Notes Operating temperature (ambient) DRAM Case Temperature Storage Temperature Barometric Pressure (operating & storage) Operating Humidity (relative) 1) 2) 3) 4) TOPR TCASE TSTG PBar 0 0 - 50 +69 10 xC xC xC kPa % 5) 1)2)3)4) HOPR DRAM Component Case Temperature is the surface temperature in the center on the top side of any of the DRAMs. Within the DRAM Component Case Temperature Range all DRAM specifications will be supported Above 85 C DRAM Case Temperature the Auto-Refresh command interval has to be reduced to tREFI = 3.9 s Self-Refresh period is hard-coded in the DRAMs and therefore it is imperative that the system ensures the DRAM is below 85 C Case Temperature before initiating Self-Refresh operation. 5) Up to 3000 m. TABLE 13 Supply Voltage Levels and DC Operating Conditions Parameter Symbol Values Min. Device Supply Voltage Output Supply Voltage Input Reference Voltage SPD Supply Voltage DC Input Logic High DC Input Logic Low Nom. 1.8 1.8 0.5 x VDDQ -- -- -- Max. 1.9 1.9 0.51 x VDDQ 3.6 V V V V V V 3) 1) 2) Unit Notes VDD VDDQ VREF VDDSPD VIH(DC) VIL(DC) 1.7 1.7 0.49 x VDDQ 1.7 VREF + 0.125 - 0.30 VDDQ + 0.3 VREF - 0.125 In / Output Leakage Current IL -5 -- 5 A 1) Under all conditions, VDDQ must be less than or equal to VDD 2) Peak to peak AC noise on VREF may not exceed 2% VREF (DC).VREF is also expected to track noise in VDDQ. 3) Input voltage for any connector pin under test of 0 V VIN VDDQ + 0.3 V; all other pins at 0 V. Current is per pin Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 17 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 3.3 AC Characteristics This chapter contains the AC operating conditions tables. 3.3.1 Speed Grade Definitions List of speed grade definition tables. * Table 14 "Speed Grade Definition Speed Bins for DDR2-667" on Page 18 * Table 15 "Speed Grade Definition Speed Bins for DDR2-533C" on Page 19 * Table 16 "Speed Grade Definition Speed Bins for DDR2-400B" on Page 19 TABLE 14 Speed Grade Definition Speed Bins for DDR2-667 Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter Clock Frequency @ CL = 3 @ CL = 4 @ CL = 5 Row Active Time Row Cycle Time RAS-CAS-Delay Row Precharge Time Symbol DDR2-667C -3 4-4-4 Min. 5 3 3 45 57 12 12 Max. 8 8 8 70000 -- -- -- DDR2-667D -3S 5-5-5 Min. 5 3.75 3 45 60 15 15 Max. 8 8 8 70000 -- -- -- Unit Notes tCK -- ns ns ns ns ns ns ns 1)2)3)4) 1)2)3)4) 1)2)3)4) 1)2)3)4)5) 1)2)3)4) 1)2)3)4) 1)2)3)4) tCK tCK tCK tRAS tRC tRCD tRP 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) . 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode 3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 4) The output timing reference voltage level is VTT. 5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 18 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 15 Speed Grade Definition Speed Bins for DDR2-533C Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter Clock Frequency @ CL = 3 @ CL = 4 @ CL = 5 Symbol DDR2-533C -3.7 4-4-4 Min. 5 3.75 3.75 45 60 15 15 Max. 8 8 8 70000 -- -- -- Unit Note tCK -- ns ns ns ns ns ns ns 1)2)3)4) 1)2)3)4) 1)2)3)4) 1)2)3)4)5) 1)2)3)4) 1)2)3)4) 1)2)3)4) Row Active Time Row Cycle Time RAS-CAS-Delay Row Precharge Time tCK tCK tCK tRAS tRC tRCD tRP 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. 3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 4) The output timing reference voltage level is VTT. 5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI. TABLE 16 Speed Grade Definition Speed Bins for DDR2-400B Speed Grade QAG Sort Name CAS-RCD-RP latencies Parameter Clock Frequency @ CL = 3 @ CL = 4 @ CL = 5 Symbol DDR2-400B -5 3-3-3 Min. 5 5 5 40 55 15 15 Max. 8 8 8 70000 -- -- -- Unit Note tCK -- ns ns ns ns ns ns ns 1)2)3)4) 1)2)3)4) 1)2)3)4) 1)2)3)4)5) 1)2)3)4) 1)2)3)4) 1)2)3)4) Row Active Time Row Cycle Time RAS-CAS-Delay Row Precharge Time tCK tCK tCK tRAS tRC tRCD tRP 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. 3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 4) The output timing reference voltage level is VTT. 5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 19 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 3.3.2 AC Timing Parameters List of AC Timing parameters. * Table 17 "Timing Parameter by Speed Grade - DDR2-667" on Page 20 * Table 18 "Timing Parameter by Speed Grade - DDR2-533" on Page 25 * Table 19 "Timing Parameter by Speed Grade - DDR2-400" on Page 28 TABLE 17 Timing Parameter by Speed Grade - DDR2-667 Parameter Symbol DDR2-667 Min. Max. +450 +400 0.52 0.52 8000 -- -- -- -- ps ps 9) 9) 10)11) 10)11) Unit Notes1)2)3)4)5)6) 7)8) tAC DQS output access time from CK / CK tDQSCK Average clock high pulse width tCH.AVG Average clock low pulse width tCL.AVG Average clock period tCK.AVG DQ and DM input setup time tDS.BASE DQ and DM input hold time tDH.BASE Control & address input pulse width for each input tIPW DQ and DM input pulse width for each input tDIPW Data-out high-impedance time from CK / CK tHZ DQS/DQS low-impedance time from CK / CK tLZ.DQS DQ low impedance time from CK/CK tLZ.DQ DQS-DQ skew for DQS & associated DQ signals tDQSQ CK half pulse width tHP DQ output access time from CK / CK DQ hold skew factor DQ/DQS output hold time from DQS Write command to DQS associated clock edges -450 -400 0.48 0.48 3000 100 175 0.6 0.35 -- tCK.AVG tCK.AVG ps ps ps 12)13)14) 13)14)15) tCK.AVG tCK.AVG ps ps ps ps ps ps ps nCK 9)16) 9)16) 9)16) 17) 18) tAC.MIN 2 x tAC.MIN -- Min(tCH.ABS, tCL.ABS) -- tAC.MAX tAC.MAX tAC.MAX 240 __ 340 -- + 0.25 -- -- -- -- 0.6 -- -- -- 1.1 0.6 70000 tQHS tQH WL 19) 20) tHP - tQHS RL-1 - 0.25 0.35 0.35 0.2 0.2 0.4 0.35 200 275 0.9 0.4 45 DQS latching rising transition to associated clock tDQSS edges DQS input high pulse width DQS input low pulse width DQS falling edge to CK setup time DQS falling edge hold time from CK Write postamble Write preamble Address and control input setup time Address and control input hold time Read preamble Read postamble Active to precharge command tCK.AVG tCK.AVG tCK.AVG tCK.AVG tCK.AVG tCK.AVG tCK.AVG ps ps 21) tDQSH tDQSL tDSS tDSH tWPST tWPRE tLS.BASE tLH.BASE tRPRE tRPST tRAS 21) 21) 22)23) 23)24) 25)26) 25)27) 28) tCK.AVG tCK.AVG ns Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 20 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Parameter Symbol DDR2-667 Min. Max. -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- 2 Unit Notes1)2)3)4)5)6) 7)8) Active to active command period for 1KB page size products Active to active command period for 2KB page size products tRRD tRRD 7.5 10 37.5 50 2 15 WR + tnRP 7.5 7.5 ns ns ns ns nCK ns nCK ns ns ns nCK nCK nCK nCK nCK nCK ns ns nCK 28) 28) Four Activate Window for 1KB page size products tFAW Four Activate Window for 2KB page size products tFAW 28) 28) tCCD Write recovery time tWR Auto-Precharge write recovery + precharge time tDAL Internal write to read command delay tWTR Internal Read to Precharge command delay tRTP Exit self-refresh to a non-read command tXSNR Exit self-refresh to read command tXSRD Exit precharge power-down to any valid tXP CAS to CAS command delay command (other than NOP or Deselect) Exit power down to read command Exit active power-down mode to read command (slow exit, lower power) CKE minimum pulse width ( high and low pulse width) ODT turn-on delay ODT turn-on ODT turn-on (Power down mode) ODT turn-off delay ODT turn-off ODT turn-off (Power down mode) ODT to power down entry latency ODT to power down exit latency Mode register set command cycle time MRS command to ODT update delay OCD drive mode output delay Minimum time clocks remain ON after CKE asynchronously drops LOW 28) 29)30) 28)31) 28) 28) tRFC +10 200 2 2 7 - AL 3 2 tXARD tXARDS tCKE tAOND tAON tAONPD tAOFD tAOF tAOFPD tANPD tAXPD tMRD tMOD tOIT tDELAY 32) tAC.MIN tAC.MIN + 2 2.5 tAC.MAX + 0.7 2 x tCK.AVG + tAC.MAX + 1 2.5 9)33) tAC.MIN tAC.MIN + 2 3 8 2 0 0 tAC.MAX + 0.6 ns 2.5 x tCK.AVG + ns tAC.MAX + 1 -- -- 12 12 nCK nCK nCK ns ns ns 34)35) 1) 1) tLS + tCK .AVG + -- tLH 1) For details and notes see the relevant Qimonda component data sheet 2) VDDQ = 1.8 V 0.1V; VDD = 1.8 V 0.1 V. See notes 5)6)7)8) 3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. 4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. 5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 21 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 7) The output timing reference voltage level is VTT. 8) New units, `tCK.AVG` and `nCK`, are introduced in DDR2-667 and DDR2-800. Unit `tCK.AVG` represents the actual tCK.AVG of the input clock under operation. Unit `nCK` represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and DDR2-533, `tCK` is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min). 9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tERR(6-10PER).MIN = - 272 ps and tERR(6- 10PER).MAX = + 293 ps, then tDQSCK.MIN(DERATED) = tDQSCK.MIN - tERR(6-10PER).MAX = - 400 ps - 293 ps = - 693 ps and tDQSCK.MAX(DERATED) = tDQSCK.MAX - tERR(6-10PER).MIN = 400 ps + 272 ps = + 672 ps. Similarly, tLZ.DQ for DDR2-667 derates to tLZ.DQ.MIN(DERATED) = - 900 ps - 293 ps = - 1193 ps and tLZ.DQ.MAX(DERATED) = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!) 10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2-667 and DDR2-800 only. The jitter specified is a random jitter meeting a Gaussian distribution. 11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations). 12) Input waveform timing tDS with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the VIH.AC level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the VIL.AC level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(DC)MAX and Vih(DC)MIN. See Figure 4. 13) If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. 14) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS / DQS) crossing. 15) Input waveform timing tDH with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to the input signal crossing at the VIH.DC level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the VIL.DC level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between VIL.DC.MAX and VIH.DC.MIN. See Figure 4. 16) tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ) . 17) tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate mismatch between DQS / DQS and associated DQ in any given cycle. 18) tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter. It is used in conjunction with tQHS to derive the DRAM output timing tQH. The value to be used for tQH calculation is determined by the following equation; tHP = MIN (tCH.ABS, tCL.ABS), where, tCH.ABS is the minimum of the actual instantaneous clock high time; tCL.ABS is the minimum of the actual instantaneous clock low time. 19) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation of the output drivers. 20) tQH = tHP - tQHS, where: tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under the max column. {The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.} Examples: 1) If the system provides tHP of 1315 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system provides tHP of 1420 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 1080 ps minimum. 21) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not. 22) Input waveform timing is referenced from the input signal crossing at the VIH.AC level for a rising signal and VIL.AC for a falling signal applied to the device under test. See Figure 5. 23) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not. 24) Input waveform timing is referenced from the input signal crossing at the VIL.DC level for a rising signal and VIH.DC for a falling signal applied to the device under test. See Figure 5. 25) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST), or begins driving (tRPRE). Figure 3 shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 22 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 26) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tJIT.PER.MIN = - 72 ps and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG - 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX + tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!). 27) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tJIT.DUTY.MIN = - 72 ps and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG - 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX + tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!). 28) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR2-667 5-5-5, of which tRP = 15 ns, the device will support tnRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter. 29) DAL = WR + RU{tRP(ns) / tCK(ns)}, where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For tRP, if the result of the division is not already an integer, round up to the next highest integer. tCK refers to the application clock period. Example: For DDR2-533 at tCK = 3.75 ns with tWR programmed to 4 clocks. tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks. 30) tDAL.nCK = WR [nCK] + tnRP.nCK = WR + RU{tRP [ps] / tCK.AVG[ps] }, where WR is the value programmed in the EMR. 31) tWTR is at lease two clocks (2 x tCK) independent of operation frequency. 32) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS + 2 x tCK + tIH. 33) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND. 34) ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD. 35) When the device is operated with input clock jitter, this parameter needs to be derated by {-tJIT.DUTY.MAX - tERR(6-10PER).MAX} and {-tJIT.DUTY.MIN - tERR(6-10PER).MIN } of the actual input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-667 SDRAM has tERR(6-10PER).MIN = - 272 ps, tERR(6- 10PER).MAX = + 293 ps, tJIT.DUTY.MIN = - 106 ps and tJIT.DUTY.MAX = + 94 ps, then tAOF.MIN(DERATED) = tAOF.MIN + {- tJIT.DUTY.MAX - tERR(6-10PER).MAX} = - 450 ps + {- 94 ps - 293 ps} = - 837 ps and tAOF.MAX(DERATED) = tAOF.MAX + {- tJIT.DUTY.MIN - tERR(6-10PER).MIN} = 1050 ps + {106 ps + 272 ps} = + 1428 ps. (Caution on the MIN/MAX usage!) FIGURE 3 Method for calculating transitions and endpoint VOH - x mV VOH - 2x mV tHZ tRPST end point VOL + 2x mV VOL + x mV T1 T2 VTT + 2x mV VTT + x mV tLZ tRPRE begin point VTT - x mV VTT - 2x mV T1 T2 tHZ,tRPST end point = 2*T1-T2 tLZ,tRPRE begin point = 2*T1-T2 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 23 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 4 Differential input waveform timing - tDS and tDS DQS DQS tDS tDH tDS tDH VDDQ VIH(ac) min VIH(dc) min VREF(dc) VIL(dc) max VIL(ac) max VSS FIGURE 5 Differential input waveform timing - tlS and tlH CK CK tIS tIH tIS tIH VDDQ VIH(ac) min VIH(dc) min VREF(dc) VIL(dc) max VIL(ac) max VSS Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 24 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 18 Timing Parameter by Speed Grade - DDR2-533 Parameter Symbol DDR2-533 Min. DQ output access time from CK / CK CAS A to CAS B command period CK, CK high-level width CKE minimum high and low pulse width CK, CK low-level width Auto-Precharge write recovery + precharge time Minimum time clocks remain ON after CKE asynchronously drops LOW DQ and DM input hold time (differential data strobe) Max. +500 -- 0.55 -- 0.55 -- -- -- -- -- +450 -- 300 + 0.25 -- -- -- -- -- -- ps Unit Notes1)2)3)4)5) 6)7) tAC tCCD tCH tCKE tCL tDAL tDELAY tDH(base) -500 2 0.45 3 0.45 WR + tRP tCK tCK tCK tCK tCK ns ps ps 8)18) tIS + tCK + tIH 225 -25 0.35 -450 0.35 -- - 0.25 100 -25 0.2 0.2 37.5 50 MIN. (tCL, tCH) -- 375 0.6 250 2 x tAC.MIN 9) 10) DQ and DM input hold time (single ended data tDH1(base) strobe) DQ and DM input pulse width (each input) DQS output access time from CK / CK DQS input low (high) pulse width (write cycle) DQS-DQ skew (for DQS & associated DQ signals) Write command to 1st DQS latching transition DQ and DM input setup time (differential data strobe) 11) tDIPW tDQSCK tDQSL,H tDQSQ tDQSS tDS(base) tCK ps tCK ps 11) tCK ps ps 11) DQ and DM input setup time (single ended data tDS1(base) strobe) DQS falling edge hold time from CK (write cycle) Four Activate Window period Clock half period Data-out high-impedance time from CK / CK Address and control input hold time Address and control input pulse width (each input) Address and control input setup time DQ low-impedance time from CK / CK DQS low-impedance from CK / CK Mode register set command cycle time OCD drive mode output delay Data output hold time from DQS 11) tDSH tCK tCK ns ns ps ps 13) 12) DQS falling edge to CK setup time (write cycle) tDSS tFAW tHP tHZ tIH(base) tIPW tIS(base) tLZ(DQ) tLZ(DQS) tMRD tOIT tQH tAC.MAX -- -- -- 13) 11) tCK ps ps ps 11) 14) 14) tAC.MIN 2 0 tAC.MAX tAC.MAX -- 12 -- tCK ns tHP -tQHS Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 25 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Parameter Symbol DDR2-533 Min. Max. 400 7.8 3.9 -- -- -- 1.1 0.60 -- -- -- -- 0.60 -- Unit Notes1)2)3)4)5) 6)7) Data hold skew factor Average periodic refresh Interval Auto-Refresh to Active/Auto-Refresh command period Precharge-All (4 banks) command period Precharge-All (8 banks) command period Read preamble Read postamble Active bank A to Active bank B command period Internal Read to Precharge command delay Write preamble Write postamble Write recovery time for write without AutoPrecharge Write recovery time for write with AutoPrecharge Internal Write to Read command delay Exit power down to any valid command (other than NOP or Deselect) Exit active power-down mode to Read command (slow exit, lower power) Exit precharge power-down to any valid command (other than NOP or Deselect) Exit Self-Refresh to non-Read command Exit Self-Refresh to Read command tQHS tREFI tRFC tRP tRP tRPRE tRPST tRRD tRTP tWPRE tWPST tWR WR -- -- -- 105 ps s s ns ns ns 14)15) 16)18) 17) tRP + 1tCK 15 + 1tCK 0.9 0.40 7.5 10 7.5 0.25 x tCK 0.40 15 tCK tCK ns ns ns 14) 14) 14)18) 16)20) tCK tCK ns 19) tWR/tCK 7.5 2 6 - AL 2 -- -- -- -- -- -- tCK ns 20) tWTR tXARD tXARDS tXP tXSNR tXSRD 21) 22) tCK tCK tCK ns 22) tRFC +10 200 tCK 1) For details and notes see the relevant Qimonda component data sheet 2) VDDQ = 1.8 V 0.1 V; VDD = 1.8 V 0.1 V. See notes 5)6)7)8) 3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. 4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. 5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS, input reference level is the crosspoint when in differential strobe mode. 6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 7) The output timing reference voltage level is VTT. 8) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MR. 9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. 10) For timing definition, refer to the Component data sheet. 11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. 12) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for tCL and tCH). Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 26 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 13) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving (tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These parameters are verified by design and characterization, but not subject to production test. 14) The Auto-Refresh command interval has be reduced to 3.9 s when operating the DDR2 DRAM in a temperature range between 85 C and 95 C. 15) 0 C TCASE 85 C 16) 85 C < TCASE 95 C 17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. 18) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 4 "Ordering Information for RoHS Compliant Products" on Page 5. 19) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. 20) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MRS. 21) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies 200 z. 22) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active powerdown mode" (MR, A12 = "0") a fast power-down exit timing tXARD can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing tXARDS has to be satisfied. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 27 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 19 Timing Parameter by Speed Grade - DDR2-400 Parameter Symbol DDR2-400 Min. DQ output access time from CK / CK CAS A to CAS B command period CK, CK high-level width CKE minimum high and low pulse width CK, CK low-level width Auto-Precharge write recovery + precharge time Minimum time clocks remain ON after CKE asynchronously drops LOW DQ and DM input hold time (differential data strobe) Max. +600 -- 0.55 -- 0.55 -- -- -- -- -- +500 -- 350 + 0.25 -- -- -- -- -- -- ps Unit Notes1)2)3)4)5) 6)7) tAC tCCD tCH tCKE tCL tDAL tDELAY tDH(base) -600 2 0.45 3 0.45 WR + tRP tCK tCK tCK tCK tCK ns ps ps 8)22) tIS + tCK + tIH 275 -25 0.35 -500 0.35 -- - 0.25 150 -25 0.2 0.2 37.5 50 MIN. (tCL, tCH) -- 475 0.6 350 2 x tAC.MIN 9) 10) DQ and DM input hold time (single ended data tDH1(base) strobe) DQ and DM input pulse width (each input) DQS output access time from CK / CK DQS input low (high) pulse width (write cycle) DQS-DQ skew (for DQS & associated DQ signals) DQ and DM input setup time (differential data strobe) DQ and DM input setup time (single ended data strobe) DQS falling edge hold time from CK (write cycle) Four Activate Window period Clock half period Data-out high-impedance time from CK / CK Address and control input hold time Address and control input pulse width (each input) Address and control input setup time DQ low-impedance time from CK / CK DQS low-impedance from CK / CK Mode register set command cycle time OCD drive mode output delay Data output hold time from DQS 11) tDIPW tDQSCK tDQSL,H tDQSQ tCK ps tCK ps 11) Write command to 1st DQS latching transition tDQSS tCK ps ps 11) tDS(base) tDS1(base) tDSH 11) tCK tCK ns ns ps ps 13) 12) DQS falling edge to CK setup time (write cycle) tDSS tFAW tHP tHZ tIH(base) tIPW tIS(base) tLZ(DQ) tLZ(DQS) tMRD tOIT tQH tAC.MAX -- -- -- 13) 11) tCK ps ps ps 11) 14) 14) tAC.MIN 2 0 tAC.MAX tAC.MAX -- 12 -- tCK ns tHP -tQHS Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 28 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Parameter Symbol DDR2-400 Min. Max. 450 7.8 3.9 -- -- -- 1.1 0.60 -- -- -- -- 0.60 -- Unit Notes1)2)3)4)5) 6)7) Data hold skew factor Average periodic refresh Interval Auto-Refresh to Active/Auto-Refresh command period Precharge-All (4 banks) command period Precharge-All (8 banks) command period Read preamble Read postamble Active bank A to Active bank B command period Internal Read to Precharge command delay Write preamble Write postamble Write recovery time for write without AutoPrecharge Write recovery time for write with AutoPrecharge Internal Write to Read command delay Exit power down to any valid command (other than NOP or Deselect) Exit active power-down mode to Read command (slow exit, lower power) Exit precharge power-down to any valid command (other than NOP or Deselect) Exit Self-Refresh to non-Read command Exit Self-Refresh to Read command tQHS tREFI -- -- -- 105 ps s s ns ns ns 14)15) 16)18) 17) tRP tRP tRPRE tRPST tRRD tRTP tWPRE tWPST tWR WR tRP + 1tCK 15 + 1tCK 0.9 0.40 7.5 10 7.5 0.25 x tCK 0.40 15 tCK tCK ns ns ns 14) 14) 14)18) 16)20) tCK tCK ns 19) tWR/tCK 10 2 6 - AL 2 -- -- -- -- -- -- tCK ns 20) tWTR tXARD tXARDS tXP tXSNR tXSRD 21) 22) tCK tCK tCK ns 22) tRFC +10 200 tCK 1) For details and notes see the relevant Qimonda component data sheet 2) VDDQ = 1.8 V 0.1 V; VDD = 1.8 V 0.1 V. See notes 5)6)7)8) 3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. 4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. 5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS, input reference level is the crosspoint when in differential strobe mode. 6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low. 7) The output timing reference voltage level is VTT. 8) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MR. 9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. 10) For timing definition, refer to the Component data sheet. 11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. 12) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for tCL and tCH). Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 29 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 13) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving (tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These parameters are verified by design and characterization, but not subject to production test. 14) The Auto-Refresh command interval has be reduced to 3.9 s when operating the DDR2 DRAM in a temperature range between 85 C and 95 C. 15) 0 C TCASE 85 C 16) 85 C < TCASE 95 C 17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. 18) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 4 "Ordering Information for RoHS Compliant Products" on Page 5. 19) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. 20) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MRS. 21) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies 200 z. 22) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active powerdown mode" (MR, A12 = "0") a fast power-down exit timing tXARD can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing tXARDS has to be satisfied. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 30 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 3.3.3 ODT AC Electrical Characteristics TABLE 20 ODT AC Characteristics and Operating Conditions for DDR2-667 This chapter contains the ODT AC electrical characteristics tables. Symbol Parameter / Condition Values Min. Max. 2 Unit Note tAOND tAON tAONPD tAOFD tAOF tAOFPD tANPD tAXPD ODT turn-on delay ODT turn-on ODT turn-on (Power-Down Modes) ODT turn-off delay ODT turn-off ODT turn-off (Power-Down Modes) ODT to Power Down Mode Entry Latency ODT Power Down Exit Latency 2 tCK ns ns 1) tAC.MIN tAC.MIN + 2 ns 2.5 tAC.MAX + 0.7 ns 2 tCK + tAC.MAX + 1 ns 2.5 tCK ns ns 2) tAC.MIN tAC.MIN + 2 ns 3 8 tAC.MAX + 0.6 ns 2.5 tCK + tAC.MAX + 1 ns -- -- tCK tCK 1) ODT turn on time min. is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measure from tAOND. 2) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD. TABLE 21 ODT AC Characteristics and Operating Conditions for DDR2-533/DDR2-400 Symbol Parameter / Condition Values Min. Max. 2 Unit Note tAOND tAON tAONPD tAOFD tAOF tAOFPD tANPD tAXPD ODT turn-on delay ODT turn-on ODT turn-on (Power-Down Modes) ODT turn-off delay ODT turn-off ODT turn-off (Power-Down Modes) ODT to Power Down Mode Entry Latency ODT Power Down Exit Latency 2 tCK ns ns 1) tAC.MIN tAC.MIN + 2 ns 2.5 tAC.MAX + 1 ns 2 tCK + tAC.MAX + 1 ns 2.5 tCK ns ns 2) tAC.MIN tAC.MIN + 2 ns 3 8 tAC.MAX + 0.6 ns 2.5 tCK + tAC.MAX + 1 ns -- -- tCK tCK 1) ODT turn on time min. is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measure from tAOND. 2) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD. Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 31 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 3.4 Currents Specifications and Conditions Chapter contains current tables for each of the product types and the definitions of the various currents. * Table 22 "IDD Measurement Conditions" on Page 32 * Table 23 "Definitions for IDD" on Page 33 * Table 24 "IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-3-A" on Page 34 * Table 25 "IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-3S-A" on Page 35 * Table 26 "IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-3.7-A" on Page 36 TABLE 22 IDD Measurement Conditions Parameter Symbol Note 1)2)3)4)5) Operating Current 0 IDD0 One bank Active - Precharge; tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, CKE is HIGH, CS is HIGH between valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING. Operating Current 1 One bank Active - Read - Precharge; IOUT = 0 mA, BL = 4, tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, tRCD = tRCD.MIN, AL = 0, CL = CLMIN; CKE is HIGH, CS is HIGH between valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING. IDD1 6) Precharge Standby Current IDD2N All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are SWITCHING, Databus inputs are SWITCHING. Precharge Power-Down Current Other control and address inputs are STABLE, Data bus inputs are FLOATING. Precharge Quiet Standby Current All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are STABLE, Data bus inputs are FLOATING. Active Standby Current Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN; tRAS = tRAS.MAX, tRP = tRP.MIN; CKE is HIGH, CS is HIGH between valid commands. Address inputs are SWITCHING; Data Bus inputs are SWITCHING; IOUT = 0 mA. IDD2P IDD2Q IDD3N Active Power-Down Current IDD3P(0) All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are FLOATING. MRS A12 bit is set to LOW (Fast Power-down Exit); Active Power-Down Current IDD3P(1) All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs are FLOATING. MRS A12 bit is set to HIGH (Slow Power-down Exit); Operating Current - Burst Read IDD4R All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCKMIN; tRAS = tRASMAX; tRP = tRPMIN; CKE is HIGH, CS is HIGH between valid commands; Address inputs are SWITCHING; Data bus inputs are SWITCHING; IOUT = 0mA. Operating Current - Burst Write All banks open; Continuous burst writes; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN; tRAS = tRAS.MAX., tRP = tRP.MAX; CKE is HIGH, CS is HIGH between valid commands. Address inputs are SWITCHING; Data Bus inputs are SWITCHING; Burst Refresh Current tCK = tCK.MIN., Refresh command every tRFC = tRFC.MIN interval, CKE is HIGH, CS is HIGH between valid commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING. 6) IDD4W IDD5B Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 32 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Parameter Distributed Refresh Current tCK = tCK.MIN., Refresh command every tRFC = tREFI interval, CKE is LOW and CS is HIGH between valid commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING. Symbol Note 1)2)3)4)5) IDD5D Self-Refresh Current IDD6 CKE 0.2 V; external clock off, CK and CK at 0 V; Other control and address inputs are FLOATING, Data bus inputs are FLOATING. IDD6 current values are guaranteed up to TCASE of 85 C max. 6) All Bank Interleave Read Current IDD7 All banks are being interleaved at minimum tRC without violating tRRD using a burst length of 4. Control and address bus inputs are STABLE during DESELECTS. Iout = 0 mA. 1) VDDQ = 1.8 V 0.1 V; VDD = 1.8 V 0.1 V 2) IDD specifications are tested after the device is properly initialized and IDD parameter are specified with ODT disabled. 3) Definitions for IDD see Table 23 4) For two rank modules: All active current measurements in the same IDD current mode. The other rank is in IDD2P Precharge Power-Down Mode 5) For details and notes see the relevant Qimonda component data sheet 6) IDD1, IDD4R and IDD7 current measurements are defined with the outputs disabled (IOUT = 0 mA). To achieve this on module level the output buffers can be disabled using an EMRS(1) (Extended Mode Register Command) by setting A12 bit to HIGH. TABLE 23 Definitions for IDD Parameter LOW STABLE FLOATING SWITCHING Description VIN VIL(ac).MAX, HIGH is defined as VIN VIH(ac).MIN Inputs are stable at a HIGH or LOW level Inputs are VREF = VDDQ /2 Inputs are changing between HIGH and LOW every other clock (once per 2 cycles) for address and control signals, and inputs changing between HIGH and LOW every other data transfer (once per cycle) for DQ signals not including mask or strobes Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 33 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 24 IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-3-A HYS64T128020HU-3-A HYS64T32000HU-3-A HYS64T64000HU-3-A HYS72T64000HU-3-A Product Type HYS72T128020HU-3-A Unit Note1) Organization 256MB 1 Rank x64 -3 512MB 1 Rank x64 -3 Max. 600 720 400 40 320 400 150 50 1040 1120 1120 50 40 1240 512MB 1 Rank x72 -3 Max. 680 810 450 50 360 450 170 50 1170 1260 1260 50 45 1GB 2 Ranks x64 -3 Max. 640 760 800 80 640 800 300 100 1080 1160 1160 100 80 1GB 2 Ranks x72 -3 Max. 720 860 900 90 720 900 340 110 1220 1310 1310 110 90 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3) 3) 2) Symbol Max. 380 440 200 20 160 200 80 20 600 680 560 20 20 960 1400 1280 1440 mA 1) Calculated values from component data. ODT disabled. IDD1, IDD4R, and IDD7, are defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down mode 3) Both ranks are in the same IDDcurrent mode IDD0 IDD1 IDD2N IDD2P IDD2Q IDD3N IDD3P( MRS = 0) IDD3P( MRS = 1) IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 34 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 25 IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-3S-A HYS64T128020HU-3S-A HYS64T128920HU-3S-A HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A HYS72T64000HU-3S-A Product Type HYS72T128020HU-3S-A Unit Note1) Organization 256MB 1 Rank x64 -3S 512MB 1 Rank x64 -3S Max. 570 680 400 40 320 400 150 50 1040 1120 1120 50 40 1180 512MB 1 Rank x72 -3S Max. 640 770 450 50 360 450 170 50 1170 1260 1260 50 45 1GB 2 Ranks x64 -3S Max. 610 720 800 80 640 800 300 100 1080 1160 1160 100 80 1GB 2 Ranks x72 -3S Max. 680 810 900 90 720 900 340 110 1220 1310 1310 110 90 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3) 3) 2) Symbol Max. 360 420 200 20 160 200 80 20 600 680 560 20 20 910 1320 1220 1370 mA 1) Calculated values from component data. ODT disabled. IDD1, IDD4R, and IDD7, are defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down mode 3) Both ranks are in the same IDDcurrent mode IDD0 IDD1 IDD2N IDD2P IDD2Q IDD3N IDD3P( MRS = 0) IDD3P( MRS = 1) IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 35 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 26 IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-3.7-A HYS64T128020HU-3.7-A HYS64T128920HU-3.7-A HYS72T128020HU-3.7-A HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A HYS72T64000HU-3.7-A Product Type Unit Note1) Organization 256MB 1 Rank x64 -3.7 512MB 1 Rank x64 -3.7 Max. 520 600 320 30 240 320 130 40 720 760 1040 50 32 1120 512MB 1 Rank x72 -3.7 Max. 590 680 360 40 270 360 140 50 810 860 1170 50 36 1GB 2 Ranks x64 -3.7 Max. 550 630 640 60 480 640 260 80 750 790 1070 100 64 1GB 2 Ranks x72 -3.7 Max. 620 710 720 70 540 720 290 90 850 890 1210 110 72 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3) 3) 2) Symbol Max. 320 360 160 20 120 160 60 20 400 440 520 20 16 880 1260 1160 1300 mA 1) Calculated values from component data. ODT disabled. IDD1, IDD4R, and IDD7, are defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down mode 3) Both ranks are in the same IDDcurrent mode IDD0 IDD1 IDD2N IDD2P IDD2Q IDD3N IDD3P( MRS = 0) IDD3P( MRS = 1) IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 36 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 27 IDDSpecification for HYS[64/72]T[32/64/128]xxxHU-5-A HYS64T128020HU-5-A HYS64T32000HU-5-A HYS64T64000HU-5-A HYS72T64000HU-5-A Product Type HYS72T128020HU-5-A Unit Note1) Organization 256MB 1 Rank x64 -5 512MB 1 Rank x64 -5 Max. 440 480 260 30 200 280 100 40 560 600 960 50 32 1040 512MB 1 Rank x72 -5 Max. 500 540 290 40 230 320 120 50 630 680 1080 50 36 1GB 2 Ranks x64 -5 Max. 470 510 510 60 400 560 210 80 590 630 990 100 64 1GB 2 Ranks x72 -5 Max. 530 580 580 70 450 630 230 90 670 710 1120 110 72 mA mA mA mA mA mA mA mA mA mA mA mA mA 2) 2) 3) 3) 3) 3) 3) 3) 2) 2) 2) 3) 3) 2) Symbol Max. 280 300 130 20 100 140 50 20 340 360 480 20 16 840 1170 1070 1210 mA 1) Calculated values from component data. ODT disabled. IDD1, IDD4R, and IDD7, are defined with the outputs disabled. 2) The other rank is in IDD2P Precharge Power-Down mode 3) Both ranks are in the same IDDcurrent mode IDD0 IDD1 IDD2N IDD2P IDD2Q IDD3N IDD3P( MRS = 0) IDD3P( MRS = 1) IDD4R IDD4W IDD5B IDD5D IDD6 IDD7 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 37 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 4 SPD Codes This chapter lists all hexadecimal byte values stored in the EEPROM of the products described in this data sheet. SPD stands for serial presence detect. All values with XX in the table are module specific bytes which are defined during production. List of SPD Code Tables * * * * * * Table 28 "HYS[64/72]T[32/64/128]0x0HU-3-A" on Page 38 Table 29 "HYS[64/72]T[32/64]x00HU-3S-A" on Page 43 Table 30 "HYS[64/72]T128x20HU-3S-A" on Page 48 Table 31 "HYS[64/72]T[32/64]x00HU-3.7-A" on Page 52 Table 32 "HYS[64/72]T128x20HU-3.7-A" on Page 57 Table 33 "HYS[64/72]T[32/64/128]0x0HU-5-A" on Page 61 TABLE 28 HYS[64/72]T[32/64/128]0x0HU-3-A HYS64T128020HU-3-A HYS64T32000HU-3-A HYS64T64000HU-3-A HYS72T64000HU-3-A Product Type HYS72T128020HU-3-A 1 GByte x72 2 Ranks (x8) PC2- 5300E- 444 Rev. 1.2 HEX 80 08 08 0E 0A 61 48 00 05 Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 5300U- 444 Rev. 1.2 HEX 80 08 08 0E 0A 60 40 00 05 512MB x72 1 Rank (x8) PC2- 5300E- 444 Rev. 1.2 HEX 80 08 08 0E 0A 60 48 00 05 1 GByte x64 2 Ranks (x8) PC2- 5300U- 444 Rev. 1.2 HEX 80 08 08 0E 0A 61 40 00 05 Label Code PC2- 5300U- 444 Rev. 1.2 HEX 80 08 08 0D 0A 60 40 00 05 JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 38 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3-A HYS64T32000HU-3-A HYS64T64000HU-3-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 5300U- 444 Rev. 1.2 HEX 30 45 00 82 08 00 00 0C 04 38 01 02 00 03 30 45 50 60 30 1E 30 2D 80 20 512MB x72 1 Rank (x8) PC2- 5300E- 444 Rev. 1.2 HEX 30 45 02 82 08 08 00 0C 04 38 01 02 00 03 30 45 50 60 30 1E 30 2D 80 20 HYS72T64000HU-3-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 5300U- 444 Rev. 1.2 HEX 30 45 00 82 08 00 00 0C 04 38 01 02 00 03 30 45 50 60 30 1E 30 2D 80 20 1 GByte x72 2 Ranks (x8) PC2- 5300E- 444 Rev. 1.2 HEX 30 45 02 82 08 08 00 0C 04 38 01 02 00 03 30 45 50 60 30 1E 30 2D 80 20 Label Code PC2- 5300U- 444 Rev. 1.2 HEX 30 45 00 82 10 00 00 0C 04 38 01 02 00 03 30 45 50 60 30 28 30 2D 40 20 JEDEC SPD Revision Byte# 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 Description tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 39 HYS72T128020HU-3-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3-A HYS64T32000HU-3-A HYS64T64000HU-3-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 5300U- 444 Rev. 1.2 HEX 27 10 17 3C 1E 1E 00 00 39 69 80 18 22 00 53 78 4F 39 26 26 2B 1B 4A 20 512MB x72 1 Rank (x8) PC2- 5300E- 444 Rev. 1.2 HEX 27 10 17 3C 1E 1E 00 00 39 69 80 18 22 00 53 78 4F 39 26 26 2B 1B 4A 20 HYS72T64000HU-3-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 5300U- 444 Rev. 1.2 HEX 27 10 17 3C 1E 1E 00 00 39 69 80 18 22 00 53 78 4F 39 26 26 2B 1B 4A 20 1 GByte x72 2 Ranks (x8) PC2- 5300E- 444 Rev. 1.2 HEX 27 10 17 3C 1E 1E 00 00 39 69 80 18 22 00 53 78 4F 39 26 26 2B 1B 4A 20 Label Code PC2- 5300U- 444 Rev. 1.2 HEX 27 10 17 3C 1E 1E 00 00 39 69 80 18 22 00 55 72 67 36 24 24 29 1A 52 1E JEDEC SPD Revision Byte# 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 Description tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 40 HYS72T128020HU-3-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3-A HYS64T32000HU-3-A HYS64T64000HU-3-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 5300U- 444 Rev. 1.2 HEX 23 00 00 00 00 12 B0 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 36 34 30 30 30 512MB x72 1 Rank (x8) PC2- 5300E- 444 Rev. 1.2 HEX 23 00 00 00 00 12 C2 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 36 34 30 30 30 HYS72T64000HU-3-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 5300U- 444 Rev. 1.2 HEX 23 00 00 00 00 12 B1 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 31 32 38 30 32 1 GByte x72 2 Ranks (x8) PC2- 5300E- 444 Rev. 1.2 HEX 23 00 00 00 00 12 C3 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 31 32 38 30 32 Label Code PC2- 5300U- 444 Rev. 1.2 HEX 34 00 00 00 00 12 A2 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 33 32 30 30 30 JEDEC SPD Revision Byte# 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 Description T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 41 HYS72T128020HU-3-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3-A HYS64T32000HU-3-A HYS64T64000HU-3-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 5300U- 444 Rev. 1.2 HEX 48 55 33 41 20 20 20 20 20 20 9x xx xx xx xx 00 FF 512MB x72 1 Rank (x8) PC2- 5300E- 444 Rev. 1.2 HEX 48 55 33 41 20 20 20 20 20 20 9x xx xx xx xx 00 FF HYS72T64000HU-3-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 5300U- 444 Rev. 1.2 HEX 30 48 55 33 41 20 20 20 20 20 9x xx xx xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2- 5300E- 444 Rev. 1.2 HEX 30 48 55 33 41 20 20 20 20 20 9x xx xx xx xx 00 FF Label Code PC2- 5300U- 444 Rev. 1.2 HEX 48 55 33 41 20 20 20 20 20 20 7x xx xx xx xx 00 FF JEDEC SPD Revision Byte# 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use 99 - 127 Not used Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 42 HYS72T128020HU-3-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 29 HYS[64/72]T[32/64]x00HU-3S-A HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A Product Type HYS72T64000HU-3S-A 512MB x72 1 Rank (x8) PC2- 5300E- 555 Rev. 1.2 HEX 80 08 08 0E 0A 60 48 00 05 30 45 02 82 08 08 00 0C 04 38 01 02 00 Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 5300U- 555 Rev. 1.2 HEX 80 08 08 0D 0A 60 40 00 05 30 45 00 82 10 00 00 0C 04 38 01 02 00 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 80 08 08 0E 0A 60 40 00 05 30 45 00 82 08 00 00 0C 04 38 01 02 00 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 80 08 08 0E 0A 60 40 00 05 30 45 00 82 08 00 00 0C 04 38 01 02 00 Label Code PC2- 5300U- 555 Rev. 1.2 HEX 80 08 08 0D 0A 60 40 00 05 30 45 00 82 10 00 00 0C 04 38 01 02 00 JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 43 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 5300U- 555 Rev. 1.2 HEX 03 3D 50 50 60 3C 28 3C 2D 40 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 03 3D 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 03 3D 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 512MB x72 1 Rank (x8) PC2- 5300E- 555 Rev. 1.2 HEX 03 3D 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 Label Code PC2- 5300U- 555 Rev. 1.2 HEX 03 3D 50 50 60 3C 28 3C 2D 40 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 JEDEC SPD Revision Byte# 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 Description Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 44 HYS72T64000HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 5300U- 555 Rev. 1.2 HEX 00 55 72 5F 36 24 24 29 1A 52 1E 31 00 00 00 00 12 CA 7F 7F 7F 7F 7F 51 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 00 53 78 4B 39 26 26 2B 1B 4A 20 22 00 00 00 00 12 DE 7F 7F 7F 7F 7F 51 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 00 53 78 4B 39 26 26 2B 1B 4A 20 22 00 00 00 00 12 DE 7F 7F 7F 7F 7F 51 512MB x72 1 Rank (x8) PC2- 5300E- 555 Rev. 1.2 HEX 00 53 78 4B 39 26 26 2B 1B 4A 20 22 00 00 00 00 12 F0 7F 7F 7F 7F 7F 51 Label Code PC2- 5300U- 555 Rev. 1.2 HEX 00 55 72 5F 36 24 24 29 1A 52 1E 31 00 00 00 00 12 CA 7F 7F 7F 7F 7F 51 JEDEC SPD Revision Byte# 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 Description PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 45 HYS72T64000HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 5300U- 555 Rev. 1.2 HEX 00 00 xx 36 34 54 33 32 39 30 30 48 55 33 53 41 20 20 20 20 20 2x xx xx 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 00 00 xx 36 34 54 36 34 30 30 30 48 55 33 53 41 20 20 20 20 20 4x xx xx 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX 00 00 xx 36 34 54 36 34 39 30 30 48 55 33 53 41 20 20 20 20 20 2x xx xx 512MB x72 1 Rank (x8) PC2- 5300E- 555 Rev. 1.2 HEX 00 00 xx 37 32 54 36 34 30 30 30 48 55 33 53 41 20 20 20 20 20 4x xx xx Label Code PC2- 5300U- 555 Rev. 1.2 HEX 00 00 xx 36 34 54 33 32 30 30 30 48 55 33 53 41 20 20 20 20 20 4x xx xx JEDEC SPD Revision Byte# 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 Description Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 46 HYS72T64000HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3S-A HYS64T32900HU-3S-A HYS64T64000HU-3S-A HYS64T64900HU-3S-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 5300U- 555 Rev. 1.2 HEX xx xx 00 FF 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX xx xx 00 FF 512MB x64 1 Rank (x8) PC2- 5300U- 555 Rev. 1.2 HEX xx xx 00 FF 512MB x72 1 Rank (x8) PC2- 5300E- 555 Rev. 1.2 HEX xx xx 00 FF Label Code PC2- 5300U- 555 Rev. 1.2 HEX xx xx 00 FF JEDEC SPD Revision Byte# 94 95 - 98 128 255 Description Module Manufacturing Date Week Module Serial Number Blank for customer use 99 - 127 Not used Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 47 HYS72T64000HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 30 HYS[64/72]T128x20HU-3S-A HYS64T128020HU-3S-A HYS64T128920HU-3S-A Product Type HYS72T128020HU-3S-A 1 GByte x72 2 Ranks (x8) PC2-5300E-555 Rev. 1.2 HEX 80 08 08 0E 0A 61 48 00 05 30 45 02 82 08 08 00 0C 04 38 01 02 00 03 3D Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-5300U-555 Rev. 1.2 HEX 80 08 08 0E 0A 61 40 00 05 30 45 00 82 08 00 00 0C 04 38 01 02 00 03 3D Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-5300U-555 Rev. 1.2 HEX 80 08 08 0E 0A 61 40 00 05 30 45 00 82 08 00 00 0C 04 38 01 02 00 03 3D tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 48 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3S-A HYS64T128920HU-3S-A Product Type Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-5300U-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 00 53 78 4B 1 GByte x72 2 Ranks (x8) PC2-5300E-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 00 53 78 4B Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 Description PC2-5300U-555 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 20 27 10 17 3C 1E 1E 00 00 3C 69 80 18 22 00 53 78 4B tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 49 HYS72T128020HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3S-A HYS64T128920HU-3S-A Product Type Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-5300U-555 Rev. 1.2 HEX 39 26 26 2B 1B 4A 20 22 00 00 00 00 12 DF 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 1 GByte x72 2 Ranks (x8) PC2-5300E-555 Rev. 1.2 HEX 39 26 26 2B 1B 4A 20 22 00 00 00 00 12 F1 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Label Code JEDEC SPD Revision Byte# 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 Description T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 PC2-5300U-555 Rev. 1.2 HEX 39 26 26 2B 1B 4A 20 22 00 00 00 00 12 DF 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 50 HYS72T128020HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3S-A HYS64T128920HU-3S-A Product Type Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-5300U-555 Rev. 1.2 HEX 31 32 38 39 32 30 48 55 33 53 41 20 20 20 20 2x xx xx xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2-5300E-555 Rev. 1.2 HEX 31 32 38 30 32 30 48 55 33 53 41 20 20 20 20 4x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-5300U-555 Rev. 1.2 HEX 31 32 38 30 32 30 48 55 33 53 41 20 20 20 20 4x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 51 HYS72T128020HU-3S-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 31 HYS[64/72]T[32/64]x00HU-3.7-A HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A Product Type HYS72T64000HU-3.7-A 512MB x72 1 Rank (x8) PC2- 4200E- 444 Rev. 1.1 HEX 80 08 08 0E 0A 60 48 00 05 3D 50 02 82 08 08 00 0C 04 38 00 02 00 Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 4200U- 444 Rev. 1.2 HEX 80 08 08 0D 0A 60 40 00 05 3D 50 00 82 10 00 00 0C 04 38 00 02 00 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.1 HEX 80 08 08 0E 0A 60 40 00 05 3D 50 00 82 08 00 00 0C 04 38 00 02 00 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.2 HEX 80 08 08 0E 0A 60 40 00 05 3D 50 00 82 08 00 00 0C 04 38 00 02 00 Label Code PC2- 4200U- 444 Rev. 1.1 HEX 80 08 08 0D 0A 60 40 00 05 3D 50 00 82 10 00 00 0C 04 38 00 02 00 JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 52 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 4200U- 444 Rev. 1.2 HEX 03 3D 50 50 60 3C 28 3C 2D 40 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.1 HEX 01 3D 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.2 HEX 03 3D 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 512MB x72 1 Rank (x8) PC2- 4200E- 444 Rev. 1.1 HEX 01 3D 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 Label Code PC2- 4200U- 444 Rev. 1.1 HEX 01 3D 50 50 60 3C 28 3C 2D 40 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 JEDEC SPD Revision Byte# 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 Description Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 53 HYS72T64000HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 4200U- 444 Rev. 1.2 HEX 00 53 72 53 2B 1D 1D 23 16 36 1C 30 00 00 00 00 12 BD 7F 7F 7F 7F 7F 51 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.1 HEX 00 51 78 3F 2E 1E 1E 24 17 34 1E 20 00 00 00 00 11 D0 7F 7F 7F 7F 7F 51 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.2 HEX 00 51 78 3F 2E 1E 1E 24 17 34 1E 20 00 00 00 00 12 D3 7F 7F 7F 7F 7F 51 512MB x72 1 Rank (x8) PC2- 4200E- 444 Rev. 1.1 HEX 00 51 78 3F 2E 1E 1E 24 17 34 1E 20 00 00 00 00 11 E2 7F 7F 7F 7F 7F 51 Label Code PC2- 4200U- 444 Rev. 1.1 HEX 00 53 72 53 2B 1D 1D 23 16 36 1C 30 00 00 00 00 11 BA 7F 7F 7F 7F 7F 51 JEDEC SPD Revision Byte# 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 Description PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 54 HYS72T64000HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 4200U- 444 Rev. 1.2 HEX 00 00 xx 36 34 54 33 32 39 30 30 48 55 33 2E 37 41 20 20 20 20 2x xx xx 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.1 HEX 00 00 xx 36 34 54 36 34 30 30 30 48 55 33 2E 37 41 20 20 20 20 5x xx xx 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.2 HEX 00 00 xx 36 34 54 36 34 39 30 30 48 55 33 2E 37 41 20 20 20 20 2x xx xx 512MB x72 1 Rank (x8) PC2- 4200E- 444 Rev. 1.1 HEX 00 00 xx 37 32 54 36 34 30 30 30 48 55 33 2E 37 41 20 20 20 20 5x xx xx Label Code PC2- 4200U- 444 Rev. 1.1 HEX 00 00 xx 36 34 54 33 32 30 30 30 48 55 33 2E 37 41 20 20 20 20 5x xx xx JEDEC SPD Revision Byte# 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 Description Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 55 HYS72T64000HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T32000HU-3.7-A HYS64T32900HU-3.7-A HYS64T64000HU-3.7-A HYS64T64900HU-3.7-A Product Type Organization 256MB x64 1 Rank (x16) 256MB x64 1 Rank (x16) PC2- 4200U- 444 Rev. 1.2 HEX xx xx 00 FF 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.1 HEX xx xx 00 FF 512MB x64 1 Rank (x8) PC2- 4200U- 444 Rev. 1.2 HEX xx xx 00 FF 512MB x72 1 Rank (x8) PC2- 4200E- 444 Rev. 1.1 HEX xx xx 00 FF Label Code PC2- 4200U- 444 Rev. 1.1 HEX xx xx 00 FF JEDEC SPD Revision Byte# 94 95 - 98 128 255 Description Module Manufacturing Date Week Module Serial Number Blank for customer use 99 - 127 Not used Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 56 HYS72T64000HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 32 HYS[64/72]T128x20HU-3.7-A HYS64T128020HU-3.7-A HYS64T128920HU-3.7-A Product Type HYS72T128020HU-3.7-A 1 GByte x72 2 Ranks (x8) PC2-4200E-444 Rev. 1.1 HEX 80 08 08 0E 0A 61 48 00 05 3D 50 02 82 08 08 00 0C 04 38 00 02 00 01 3D Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-4200U-444 Rev. 1.2 HEX 80 08 08 0E 0A 61 40 00 05 3D 50 00 82 08 00 00 0C 04 38 00 02 00 03 3D Label Code JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level PC2-4200U-444 Rev. 1.1 HEX 80 08 08 0E 0A 61 40 00 05 3D 50 00 82 08 00 00 0C 04 38 00 02 00 01 3D tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 57 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3.7-A HYS64T128920HU-3.7-A Product Type Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-4200U-444 Rev. 1.2 HEX 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 00 51 78 3F 1 GByte x72 2 Ranks (x8) PC2-4200E-444 Rev. 1.1 HEX 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 00 51 78 3F Label Code JEDEC SPD Revision Byte# 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 Description PC2-4200U-444 Rev. 1.1 HEX 50 50 60 3C 1E 3C 2D 80 25 37 10 22 3C 1E 1E 00 00 3C 69 80 1E 28 00 51 78 3F tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 58 HYS72T128020HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3.7-A HYS64T128920HU-3.7-A Product Type Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-4200U-444 Rev. 1.2 HEX 2E 1E 1E 24 17 34 1E 20 00 00 00 00 12 D4 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 1 GByte x72 2 Ranks (x8) PC2-4200E-444 Rev. 1.1 HEX 2E 1E 1E 24 17 34 1E 20 00 00 00 00 11 E3 7F 7F 7F 7F 7F 51 00 00 xx 37 32 54 Label Code JEDEC SPD Revision Byte# 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 Description T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 PC2-4200U-444 Rev. 1.1 HEX 2E 1E 1E 24 17 34 1E 20 00 00 00 00 11 D1 7F 7F 7F 7F 7F 51 00 00 xx 36 34 54 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 59 HYS72T128020HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-3.7-A HYS64T128920HU-3.7-A Product Type Organization 1 GByte x64 2 Ranks (x8) 1 GByte x64 2 Ranks (x8) PC2-4200U-444 Rev. 1.2 HEX 31 32 38 39 32 30 48 55 33 2E 37 41 20 20 20 2x xx xx xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2-4200E-444 Rev. 1.1 HEX 31 32 38 30 32 30 48 55 33 2E 37 41 20 20 20 5x xx xx xx xx 00 FF Label Code JEDEC SPD Revision Byte# 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 - 98 128 255 Description Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Module Manufacturing Date Week Module Serial Number Blank for customer use PC2-4200U-444 Rev. 1.1 HEX 31 32 38 30 32 30 48 55 33 2E 37 41 20 20 20 5x xx xx xx xx 00 FF 99 - 127 Not used Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 60 HYS72T128020HU-3.7-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules TABLE 33 HYS[64/72]T[32/64/128]0x0HU-5-A HYS64T128020HU-5-A HYS64T32000HU-5-A HYS64T64000HU-5-A HYS72T64000HU-5-A Product Type HYS72T128020HU-5-A 1 GByte x72 2 Ranks (x8) PC2- 3200E- 333 Rev. 1.1 HEX 80 08 08 0E 0A 61 48 00 05 50 60 02 82 08 08 00 0C 04 38 00 02 00 Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 3200U- 333 Rev. 1.1 HEX 80 08 08 0E 0A 60 40 00 05 50 60 00 82 08 00 00 0C 04 38 00 02 00 512MB x72 1 Rank (x8) PC2- 3200E- 333 Rev. 1.1 HEX 80 08 08 0E 0A 60 48 00 05 50 60 02 82 08 08 00 0C 04 38 00 02 00 1 GByte x64 2 Ranks (x8) PC2- 3200U- 333 Rev. 1.1 HEX 80 08 08 0E 0A 61 40 00 05 50 60 00 82 08 00 00 0C 04 38 00 02 00 Label Code PC2- 3200U- 333 Rev. 1.1 HEX 80 08 08 0D 0A 60 40 00 05 50 60 00 82 10 00 00 0C 04 38 00 02 00 JEDEC SPD Revision Byte# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 Description Programmed SPD Bytes in EEPROM Total number of Bytes in EEPROM Memory Type (DDR2) Number of Row Addresses Number of Column Addresses DIMM Rank and Stacking Information Data Width Not used Interface Voltage Level tCK @ CLMAX (Byte 18) [ns] tAC SDRAM @ CLMAX (Byte 18) [ns] Error Correction Support (non-ECC, ECC) Refresh Rate and Type Primary SDRAM Width Error Checking SDRAM Width Not used Burst Length Supported Number of Banks on SDRAM Device Supported CAS Latencies DIMM Mechanical Characteristics DIMM Type Information DIMM Attributes Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 61 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-5-A HYS64T32000HU-5-A HYS64T64000HU-5-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 3200U- 333 Rev. 1.1 HEX 01 50 60 50 60 3C 1E 3C 28 80 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 512MB x72 1 Rank (x8) PC2- 3200E- 333 Rev. 1.1 HEX 01 50 60 50 60 3C 1E 3C 28 80 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D HYS72T64000HU-5-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 3200U- 333 Rev. 1.1 HEX 01 50 60 50 60 3C 1E 3C 28 80 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D 1 GByte x72 2 Ranks (x8) PC2- 3200E- 333 Rev. 1.1 HEX 01 50 60 50 60 3C 1E 3C 28 80 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D Label Code PC2- 3200U- 333 Rev. 1.1 HEX 01 50 60 50 60 3C 28 3C 28 40 35 47 15 27 3C 28 1E 00 00 37 69 80 23 2D JEDEC SPD Revision Byte# 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 Description Component Attributes tCK @ CLMAX -1 (Byte 18) [ns] tAC SDRAM @ CLMAX -1 [ns] tCK @ CLMAX -2 (Byte 18) [ns] tAC SDRAM @ CLMAX -2 [ns] tRP.MIN [ns] tRRD.MIN [ns] tRCD.MIN [ns] tRAS.MIN [ns] Module Density per Rank tAS.MIN and tCS.MIN [ns] tAH.MIN and tCH.MIN [ns] tDS.MIN [ns] tDH.MIN [ns] tWR.MIN [ns] tWTR.MIN [ns] tRTP.MIN [ns] Analysis Characteristics tRC and tRFC Extension tRC.MIN [ns] tRFC.MIN [ns] tCK.MAX [ns] tDQSQ.MAX [ns] tQHS.MAX [ns] Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 62 HYS72T128020HU-5-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-5-A HYS64T32000HU-5-A HYS64T64000HU-5-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 3200U- 333 Rev. 1.1 HEX 00 51 78 33 24 1E 1B 1E 17 28 1B 1E 00 00 00 00 11 1A 7F 7F 7F 7F 7F 51 512MB x72 1 Rank (x8) PC2- 3200E- 333 Rev. 1.1 HEX 00 51 78 33 24 1E 1B 1E 17 28 1B 1E 00 00 00 00 11 2C 7F 7F 7F 7F 7F 51 HYS72T64000HU-5-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 3200U- 333 Rev. 1.1 HEX 00 51 78 33 24 1E 1B 1E 17 28 1B 1E 00 00 00 00 11 1B 7F 7F 7F 7F 7F 51 1 GByte x72 2 Ranks (x8) PC2- 3200E- 333 Rev. 1.1 HEX 00 51 78 33 24 1E 1B 1E 17 28 1B 1E 00 00 00 00 11 2D 7F 7F 7F 7F 7F 51 Label Code PC2- 3200U- 333 Rev. 1.1 HEX 00 51 72 43 23 1D 19 1C 16 2E 1A 2D 00 00 00 00 11 02 7F 7F 7F 7F 7F 51 JEDEC SPD Revision Byte# 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 Description PLL Relock Time TCASE.MAX Delta / T4R4W Delta Psi(T-A) DRAM T0 (DT0) T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM) T2P (DT2P) T3N (DT3N) T3P.fast (DT3P fast) T3P.slow (DT3P slow) T4R (DT4R) / T4R4W Sign (DT4R4W) T5B (DT5B) T7 (DT7) Psi(ca) PLL Psi(ca) REG TPLL (DTPLL) TREG (DTREG) / Toggle Rate SPD Revision Checksum of Bytes 0-62 Manufacturer's JEDEC ID Code (1) Manufacturer's JEDEC ID Code (2) Manufacturer's JEDEC ID Code (3) Manufacturer's JEDEC ID Code (4) Manufacturer's JEDEC ID Code (5) Manufacturer's JEDEC ID Code (6) Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 63 HYS72T128020HU-5-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-5-A HYS64T32000HU-5-A HYS64T64000HU-5-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 3200U- 333 Rev. 1.1 HEX 00 00 xx 36 34 54 36 34 30 30 30 48 55 35 41 20 20 20 20 20 20 5x xx xx 512MB x72 1 Rank (x8) PC2- 3200E- 333 Rev. 1.1 HEX 00 00 xx 37 32 54 36 34 30 30 30 48 55 35 41 20 20 20 20 20 20 5x xx xx HYS72T64000HU-5-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 3200U- 333 Rev. 1.1 HEX 00 00 xx 36 34 54 31 32 38 30 32 30 48 55 35 41 20 20 20 20 20 5x xx xx 1 GByte x72 2 Ranks (x8) PC2- 3200E- 333 Rev. 1.1 HEX 00 00 xx 37 32 54 31 32 38 30 32 30 48 55 35 41 20 20 20 20 20 5x xx xx Label Code PC2- 3200U- 333 Rev. 1.1 HEX 00 00 xx 36 34 54 33 32 30 30 30 48 55 35 41 20 20 20 20 20 20 5x xx xx JEDEC SPD Revision Byte# 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 Description Manufacturer's JEDEC ID Code (7) Manufacturer's JEDEC ID Code (8) Module Manufacturer Location Product Type, Char 1 Product Type, Char 2 Product Type, Char 3 Product Type, Char 4 Product Type, Char 5 Product Type, Char 6 Product Type, Char 7 Product Type, Char 8 Product Type, Char 9 Product Type, Char 10 Product Type, Char 11 Product Type, Char 12 Product Type, Char 13 Product Type, Char 14 Product Type, Char 15 Product Type, Char 16 Product Type, Char 17 Product Type, Char 18 Module Revision Code Test Program Revision Code Module Manufacturing Date Year Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 64 HYS72T128020HU-5-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules HYS64T128020HU-5-A HYS64T32000HU-5-A HYS64T64000HU-5-A Organization 256MB x64 1 Rank (x16) 512MB x64 1 Rank (x8) PC2- 3200U- 333 Rev. 1.1 HEX xx xx 00 FF 512MB x72 1 Rank (x8) PC2- 3200E- 333 Rev. 1.1 HEX xx xx 00 FF HYS72T64000HU-5-A Product Type 1 GByte x64 2 Ranks (x8) PC2- 3200U- 333 Rev. 1.1 HEX xx xx 00 FF 1 GByte x72 2 Ranks (x8) PC2- 3200E- 333 Rev. 1.1 HEX xx xx 00 FF Label Code PC2- 3200U- 333 Rev. 1.1 HEX xx xx 00 FF JEDEC SPD Revision Byte# 94 95 - 98 128 255 Description Module Manufacturing Date Week Module Serial Number Blank for customer use 99 - 127 Not used Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 65 HYS72T128020HU-5-A Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 5 Package Outlines FIGURE 6 Package Outline Raw Card A L-DIM-240-1 This chapter contains the package outlines of the products. Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 66 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 7 Package Outline Raw Card B L-DIM-240-2 Notes 1. 2. 3. 4. The chip is only found on ECC modules. Drawing according to ISO 8015 Dimensions in mm General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 67 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 8 Package Outline Raw Card C L-DIM-240-3 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 68 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 9 Package Outline L-DIM-240-8 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 69 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 10 Package Outline L-DIM-240-9 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 70 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 11 Package Outline Raw Card F L-DIM-240-6 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 71 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules FIGURE 12 Package Outline Raw Card G L-DIM-240-7 Notes 1. Drawing according to ISO 8015 2. Dimensions in mm 3. General tolerances +/- 0.15 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 72 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules 6 Product Type Nomenclature Qimondas nomenclature uses simple coding combined with some propriatory coding. Table 34 provides examples for module and component product type number as well as the field number. The detailed field description together with possible values and coding explanation is listed for modules in Table 35 and for components in Table 36. TABLE 34 Nomenclature Fields and Examples Example for Field Number 1 Micro-DIMM DDR2 DRAM HYS HYB 2 64 18 3 T T 4 64/128 5 0 6 2 7 0 0 8 K A 9 M C 10 -5 -5 11 -A 512/1G 16 TABLE 35 DDR2 DIMM Nomenclature Field 1 2 3 4 Description Qimonda Module Prefix Module Data Width [bit] DRAM Technology Memory Density per I/O [Mbit]; Module Density1) Values HYS 64 72 T 32 64 128 256 512 5 6 7 8 9 Raw Card Generation Number of Module Ranks Product Variations Package, Lead-Free Status Module Type 0 .. 9 0, 2, 4 0 .. 9 A .. Z D M R U F Coding Constant Non-ECC ECC DDR2 256 MByte 512 MByte 1 GByte 2 GByte 4 GByte Look up table 1, 2, 4 Look up table Look up table SO-DIMM Micro-DIMM Registered Unbuffered Fully Buffered Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 73 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Field 10 Description Speed Grade Values -2.5F -2.5 -3 -3S -3.7 -5 Coding PC2-6400 5-5-5 PC2-6400 6-6-6 PC2-5300 4-4-4 PC2-5300 5-5-5 PC2-4200 4-4-4 PC2-3200 3-3-3 First Second 11 Die Revision -A -B 1) Multiplying "Memory Density per I/O" with "Module Data Width" and dividing by 8 for Non-ECC and 9 for ECC modules gives the overall module memory density in MBytes as listed in column "Coding". TABLE 36 DDR2 DRAM Nomenclature Field 1 2 3 4 Description Qimonda Component Prefix Interface Voltage [V] DRAM Technology Component Density [Mbit] Values HYB 18 T 256 512 1G 2G 5+6 Number of I/Os 40 80 16 7 8 9 10 Product Variations Die Revision Package, Lead-Free Status Speed Grade 0 .. 9 A B C F -25F -2.5 -3 -3S -3.7 -5 Coding Constant SSTL_18 DDR2 256 Mbit 512 Mbit 1 Gbit 2 Gbit x4 x8 x16 Look up table First Second FBGA, lead-containing FBGA, lead-free DDR2-800 5-5-5 DDR2-800 6-6-6 DDR2-667 4-4-4 DDR2-667 5-5-5 DDR2-533 4-4-4 DDR2-400 3-3-3 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 74 Internet Data Sheet HYS[64/72]T[32/64/128]xx0HU-[3/3S/3.7/5]-A Unbuffered DDR2 SDRAM Modules Table of Contents 1 1.1 1.2 2 3 3.1 3.2 3.3 3.3.1 3.3.2 3.3.3 3.4 4 5 6 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Pin Configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . DC Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Speed Grade Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AC Timing Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ODT AC Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Currents Specifications and Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 16 17 18 18 20 31 32 SPD Codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 Package Outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66 Product Type Nomenclature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 Table of Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 Rev. 1.41, 2007-05 03292006-EZUJ-JY4S 75 Internet Data Sheet Edition 2007-05 Published by Qimonda AG Gustav-Heinemann-Ring 212 D-81739 Munchen, Germany (c) Qimonda AG 2007. All Rights Reserved. Legal Disclaimer The information given in this Internet Data Sheet shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Qimonda hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. Information For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office. Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Qimonda Office. Qimonda Components may only be used in life-support devices or systems with the express written approval of Qimonda, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. www.qimonda.com |
Price & Availability of HYS64T64000HU-3S-A
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |