![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
M54HC595 RAD-HARD 8 BIT SHIFT REGISTER WITH OUTPUT LATCHES (3 STATE) s s s s s s s s s s s HIGH SPEED: fMAX = 59MHz (TYP.) at VCC = 6V LOW POWER DISSIPATION: ICC = 4A(MAX.) at TA=25C HIGH NOISE IMMUNITY: VNIH = VNIL = 28% VCC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE: |IOH| = IOL = 6mA (MIN.) FOR QA to QH |IOH| = IOL = 4mA (MIN.) FOR QH' BALANCED PROPAGATION DELAYS: tPLH tPHL WIDE OPERATING VOLTAGE RANGE: VCC (OPR) = 2V to 6V PIN AND FUNCTION COMPATIBLE WITH 54 SERIES 595 SPACE GRADE-1: ESA SCC QUALIFIED 50 krad QUALIFIED, 100 krad AVAILABLE ON REQUEST NO SEL UNDER HIGH LET HEAVY IONS IRRADIATION DEVICE FULLY COMPLIANT WITH SCC-9306-051 DILC-16 FPC-16 ORDER CODES PACKAGE DILC FPC FM M54HC595D M54HC595K EM M54HC595D1 M54HC595K1 DESCRIPTION The M54HC595 is an high speed CMOS 8-BIT SHIFT REGISTERS/OUTPUT LATCHES (3-STATE) fabricated with silicon gate C2MOS technology. PIN CONNECTION This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has 8 3-STATE outputs. Separate clocks are provided for both the shift register and the storage register. The shift register has a direct-overriding clear, serial input, and serial output (standard) pins for cascading. Both the shift register and storage register use positive-edge triggered clocks. If both clocks are connected together, the shift register state will always be one clock pulse ahead of the storage register. All inputs are equipped with protection circuits against static discharge and transient excess voltage. June 2004 Rev. 1 1/15 M54HC595 Figure 1: IEC Logic Symbols Figure 2: Input And Output Equivalent Circuit Table 1: Pin Description PIN N 1, 2, 3, 4, 5, 6, 7, 15 9 10 11 13 14 12 8 16 SYMBOL QA to QH QH' SCLR SCK G SI RCK GND VCC NAME AND FUNCTION Data Outputs Serial Data Outputs Shift Register Clear Input Shift Register Clock Input Output Enable Input Serial Data Input Storage Register Clock Input Ground (0V) Positive Supply Voltage Table 2: Truth Table INPUTS OUTPUTS SI X X X L SCK X X X SCLR X X L H RCK X X X X G H L X X QA THRU QH OUTPUTS DISABLE QA THRU QH OUTPUTS ENABLE SHIFT REGISTER IS CLEARED FIRST STAGE OF S.R. BECOMES "L" OTHER STAGES STORE THE DATA OF PREVIOUS STAGE, RESPECTIVELY FIRST STAGE OF S.R. BECOMES "H" OTHER STAGES STORE THE DATA OF PREVIOUS STAGE, RESPECTIVELY STATE OF S.R. IS NOT CHANGED S.R. DATA IS STORED INTO STORAGE REGISTER STORAGE REGISTER STATE IS NOT CHANGED H X X X X: Don't Care H H X X X X X X X X X X 2/15 M54HC595 Figure 3: Logic Diagram This logic diagram has not be used to estimate propagation delays Figure 4: Logic Diagram Table 5: This logic diagram has not be used to estimate propagation delays 3/15 M54HC595 Figure 6: Timing Chart Table 3: Absolute Maximum Ratings Symbol VCC VI VO IIK IOK IO Supply Voltage DC Input Voltage DC Output Voltage DC Input Diode Current DC Output Diode Current DC Output Current Parameter Value -0.5 to +7 -0.5 to VCC + 0.5 -0.5 to VCC + 0.5 20 20 35 70 420 -65 to +150 265 Unit V V V mA mA mA mA mW C C ICC or IGND DC VCC or Ground Current PD Power Dissipation Tstg TL Storage Temperature Lead Temperature (10 sec) Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied 4/15 M54HC595 Table 4: Recommended Operating Conditions Symbol VCC VI VO Top tr, tf Supply Voltage Input Voltage Output Voltage Operating Temperature Input Rise and Fall Time VCC = 2.0V VCC = 4.5V VCC = 6.0V Parameter Value 2 to 6 0 to VCC 0 to VCC -55 to 125 0 to 1000 0 to 500 0 to 400 Unit V V V C ns ns ns Table 5: DC Specifications Test Condition Symbol Parameter VCC (V) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 4.5 6.0 VOH High Level Output Voltage (for QA to QH outputs) 2.0 4.5 6.0 4.5 6.0 VOL Low Level Output Voltage (for QH' outputs) 2.0 4.5 6.0 4.5 6.0 VOL Low Level Output Voltage (for QA to QH outputs) 2.0 4.5 6.0 4.5 6.0 II IOZ Input Leakage Current High Impedance Output Leakage Current 6.0 6.0 IO=-20 A IO=-20 A IO=-20 A IO=-4.0 mA IO=-7.8 mA IO=-20 A IO=-20 A IO=-20 A IO=-6.0 mA IO=-7.8 mA IO=20 A IO=20 A IO=20 A IO=4.0 mA IO=7.8 mA IO=20 A IO=20 A IO=20 A IO=6.0 mA IO=7.8 mA VI = VCC or GND VI = VIH or VIL VO = VCC or GND TA = 25C Min. 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 4.18 5.68 1.9 4.4 5.9 4.18 5.68 2.0 4.5 6.0 4.31 5.8 2.0 4.5 6.0 4.31 5.8 0.0 0.0 0.0 0.17 0.18 0.0 0.0 0.0 0.17 0.18 0.1 0.1 0.1 0.26 0.26 0.1 0.1 0.1 0.26 0.26 0.1 0.5 1.9 4.4 5.9 4.13 5.63 1.9 4.4 5.9 4.13 5.63 0.1 0.1 0.1 0.33 0.33 0.1 0.1 0.1 0.33 0.33 1 5 Typ. Max. Value -40 to 85C Min. 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 4.10 5.60 1.9 4.4 5.9 4.10 5.60 0.1 0.1 0.1 0.40 0.40 0.1 0.1 0.1 0.40 0.40 1 10 A A V V V V Max. -55 to 125C Min. 1.5 3.15 4.2 0.5 1.35 1.8 Max. V Unit VIH High Level Input Voltage Low Level Input Voltage High Level Output Voltage (for QH' outputs) VIL V VOH 5/15 M54HC595 Test Condition Symbol Parameter VCC (V) 6.0 VI = VCC or GND TA = 25C Min. Typ. Max. 4 Value -40 to 85C Min. Max. 40 -55 to 125C Min. Max. 80 A Unit ICC Quiescent Supply Current Table 6: AC Electrical Characteristics (CL = 50 pF, Input tr = tf = 6ns) Test Condition Symbol Parameter VCC (V) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 CL (pF) TA = 25C Min. Typ. 25 7 6 30 8 7 45 15 13 60 18 15 60 20 17 75 25 22 45 15 13 60 20 17 30 15 14 17 50 59 14 40 45 17 6 6 Max. 60 12 10 75 15 13 125 25 21 175 35 30 150 30 26 190 38 32 135 27 23 175 35 30 150 30 26 4.8 24 28 4.2 21 25 75 15 13 95 19 16 Value -40 to 85C Min. Max. 75 15 13 95 19 16 155 31 26 220 44 37 190 38 32 240 48 41 170 34 29 220 44 37 190 38 32 4 20 24 3.4 17 20 110 22 19 -55 to 125C Min. Max. 90 18 15 115 23 20 190 38 32 265 53 45 225 45 38 285 57 48 205 41 35 265 53 45 225 45 38 ns Unit tTLH tTHL Output Transition Time (Qn) tTLH tTHL Output Transition Time (QH') tPLH tPHL Propagation Delay Time (SCK - QH') tPLH tPHL Propagation Delay Time (SCLR - QH') tPLH tPHL Propagation Delay Time (RCK - Qn) 50 50 ns 50 ns 50 ns 50 ns 150 ns tPZL tPZH High Impedance Output Enable Time 50 RL = 1 K ns 150 RL = 1 K ns tPLZ tPHZ High Impedance Output Disable Time fMAX Maximum Clock Frequency 50 RL = 1 K 6.0 30 35 5.2 26 31 ns 50 MHz 150 MHz tW(H) Minimum Pulse Width (SCK, RCK) 50 ns 6/15 M54HC595 Test Condition Symbol Parameter VCC (V) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 CL (pF) TA = 25C Min. Typ. 20 6 6 25 5 4 35 8 6 40 10 7 Max. 75 15 13 50 10 9 75 15 13 100 20 17 0 0 0 50 10 9 Value -40 to 85C Min. Max. 95 19 16 65 13 11 95 19 16 125 25 21 0 0 0 65 13 11 -55 to 125C Min. Max. 110 22 19 75 15 13 110 22 19 145 29 25 0 0 0 75 15 13 ns Unit tW(L) Minimum Pulse Width (SCLR) Minimum Set-up Time (SI - CCK) Minimum Set-up Time (SCK - RCK) Minimum Set-up Time (SCRL - RCK) Minimum Hold Time Minimum Clear Removal Time 50 ts 50 ns ts 50 ns ts 50 ns th 50 15 3 3 ns tREM 50 ns Table 7: Capacitive Characteristics Test Condition Symbol Parameter VCC (V) TA = 25C Min. Typ. 5 184 Max. 10 Value -40 to 85C Min. Max. 10 -55 to 125C Min. Max. 10 pF pF Unit CIN CPD Input Capacitance Power Dissipation Capacitance (note 1) 1) CPD is defined as the value of the IC's internal equivalent capacitance which is calculated from the operating current consumption without load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. ICC(opr) = CPD x VCC x fIN + ICC 7/15 M54HC595 Figure 7: Test Circuit TEST tPLH, tPHL tPZL, tPLZ tPZH, tPHZ CL = 50pF/150pF or equivalent (includes jig and probe capacitance) R1 = 1K or equivalent RT = ZOUT of pulse generator (typically 50) SWITCH Open VCC GND Figure 8: Waveform - SCK To QH' Propagation Delay Times, SCK Minimum Pulse Width (f=1MHz; 50% duty cycle) 8/15 M54HC595 Figure 9: Waveform - RCK To Qn Propagation Delay Times (f=1MHz; 50% duty cycle) Figure 10: Waveform - SI To SCK Setup And Hold Times (f=1MHz; 50% duty cycle) Figure 11: Waveform - SCK To RCK Setup And Hold Times (f=1MHz; 50% duty cycle) 9/15 M54HC595 Figure 12: Waveform - SCLR Minimum Pulse Width, Minimum Removal Time (f=1MHz; 50% duty cycle) Figure 13: Waveform - Output Enable And Disable Times (f=1MHz; 50% duty cycle) 10/15 M54HC595 Figure 14: Waveform - Input Waveform (f=1MHz; 50% duty cycle) 11/15 M54HC595 DILC-16 MECHANICAL DATA mm. DIM. MIN. A a1 a2 B b b1 D E e e1 e2 F I K L 10.90 1.14 17.65 7.62 7.29 2.1 3.00 0.63 1.82 0.40 0.20 20.06 7.36 0.45 0.254 20.32 7.62 2.54 17.78 7.87 7.49 17.90 8.12 7.70 3.83 12.1 1.5 0.429 0.045 0.695 0.300 0.287 0.88 TYP MAX. 2.71 3.70 1.14 2.39 0.50 0.30 20.58 7.87 MIN. 0.083 0.118 0.025 0.072 0.016 0.008 0.790 0.290 0.018 0.010 0.800 0.300 0.100 0.700 0.310 0.295 0.705 0.320 0.303 0.151 0.476 0.059 0.035 TYP. MAX. 0.107 0.146 0.045 0.094 0.020 0.012 0.810 0.310 inch 0056437F 12/15 M54HC595 FPC-16 MECHANICAL DATA mm. DIM. MIN. A B C D E F G H L M N 0.38 6.0 18.75 0.33 0.38 4.31 22.0 0.43 6.75 9.76 1.49 0.102 8.76 0.127 8.89 1.27 0.43 0.48 0.015 0.237 0.738 0.013 0.015 0.170 0.867 0.017 TYP 6.91 9.94 MAX. 7.06 10.14 1.95 0.152 9.01 MIN. 0.266 0.384 0.059 0.004 0.345 0.005 0.350 0.050 0.017 0.019 TYP. 0.272 0.392 MAX. 0.278 0.399 0.077 0.006 0.355 inch F G D H 16 9 A N L 1 8 H E M C B 0016030E 13/15 M54HC595 Table 8: Revision History Date 01-Jun-2004 Revision 1 First Release Description of Changes 14/15 M54HC595 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners (c) 2004 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com 15/15 |
Price & Availability of M54HC595D1
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |