![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
High Speed Synchronous Power MOSFET Smart Driver POWER MANAGEMENT Description The SC1405D is a Dual-MOSFET Driver with an internal Overlap Protection Circuit to prevent shoot-through. Each driver is capable of driving a 3000pF load in 15ns rise/ fall time and has ULTRA-LOW propagation delay from input transition to the gate of the power FETs. Adaptive Overlap Protection circuit ensures that the synchronous FET does not turn on until the top FET source has reached a voltage low enough to prevent shoot-through. The delay between the bottom gate going low to the top gate transitioning high is externally programmable via a capacitor to minimize dead time. The bottom FET may be disabled at light loads by keeping S_MOD low to trigger asynchronous operation, thus saving the bottom FET's gate drive current and inductor ripple current. An internal voltage reference allows threshold adjustment for an Output Over-Voltage protection circuitry, independent of the PWM controller. The device provides overvoltage protection independent of the PWM feedback loop with a unique "adaptive OVP" comparator which rejects noise but responds quickly to a true OVP situation. Under-Voltage-Lock-Out circuit is included to guarantee that both driver outputs are off when Vcc is less than or equal to 4.4V (typ) at supply ramp up (4.35V at supply ramp down). A CMOS output provides status indication of the 5V supply. A low enable input places the IC in standby mode, reducing supply current to less than 10A. SC1405D Features Fast rise and fall times (15ns withPRELIMINARY 3000pf load) 14ns max. Propagation delay (BG going with low) Adaptive and programmable shoot-through protection Adaptive overvoltage protection Wide input voltage range (4.5V - 25V) Programmable delay between FETs Power saving asynchronous mode control Output overvoltage protection/overtemp shutdown Under-Voltage lock-out and power ready signal Less than 10A stand-by current (EN=low) Power ready output signal High frequency (to 1.2MHz) operation allows use of small inductors and low cost caps in place of electrolytics TSSOP-14 package Applications High Density/Fast transient microprocessor power supplies Motor Drives/Class-D amps High efficiency portable computers Typical Application Circuit Revision: June 8, 2005 1 www.semtech.com SC1405D POWER MANAGEMENT Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. Parameter VCC Supply Voltage BST to PGND BST to DRN DRN to PGND DRN to PGND Pulse OVP_S to PGND EN, CO, DSPS, MODE, PRDY , DELAY to AGND AGND to PGND Continuous Power Dissipation Thermal Impedance Junction to Case Thermal Impedance Junction to Ambient Junction Temperature Range Storage Temperature Range Lead Temperature (Soldering) 10 Sec. NOTE: (1) Specification refers to application circuit. Symbol VCCMAX VMAXBST-PGND VMAXBST-DRN VMAXDRN-PGN VMAXPULSE VMAXOVP S-PGND Conditions Minimum -0.3 -0.3 -0.3 Maximum 7 30 8 25 25 10 VCC + 0.3 +1 0.66 2.56 40 150 Units V V V V V V V V W C/W C/W C C C DC tPULSE < 100nS -2 -5 -0.3 -0.3 -1 Pd J C J A TJ TSTG TLEAD Tamb = 25C, TJ = 125C Tcase = 25C, TJ = 125C -40 -65 +125 +150 300 Electrical Characteristics - DC Operating Specifications Unless otherwise specified: -40 < TJ < 125C; VCC = 6V; 4V < VBST < 26V Parameter Pow er Supply Supply Voltage Quiescent Current Quiescent Current, operating PR D Y High Level Output Voltage Low Level Output Voltage Sink Current 2005 Semtech Corp. Symbol Conditions Min Typ Max Units V CC Iq_stby Iq_op E N = 0V VCC = 5V, CO = 0V 4.6 5 6.0 10 V A mA 1 VOH VOL IO_SINK VCC = 4.7V, lload = 10mA VCC < UVLO threshold, lload = 10A VPRDY = 0.4V 2 4.5 4.55 0.1 0.2 V V mA www.semtech.com 5 10 SC1405D POWER MANAGEMENT Electrical Characteristics - DC Operating Specifications Parameter D S P S _D R High Level Output Voltage Low Level Output Voltage Under Voltage Lockout Start Threshold Hysteresis Logic Active Threshold Overvoltage Protection Trip Threshold Hysteresis Trip Delay, 50mV Overdrive Trip Delay, 100mV Overdrive S_MOD High Level Input Voltage Low Level Input Voltage Enable High Level Input Voltage Low Level Input Voltage CO High Level Input Voltage Low Level Input Voltage Thermal Shutdow n Over Temperature Trip Point Hysteresis High-Side Driver Peak Output Current Output Resistance IPKH RsrcTG RsinkTG Low -Side Drive Peak Output Current Output Resistance IPKL RsrcBG RsinkBG 2005 Semtech Corp. Symbol Conditions Min Typ Max Units VOH VOL VCC = 4.6V, Cload = 100pF VCC = 4.6V, Cload = 100pF 4.15 0.05 V V 4.2 Vhys EN is low 4.4 0.05 4.6 V V 1.5 V VTRIP VhysOVP TJ = 0 to 125oC TJ = 0 to 125oC VIH VIL VIH VIL VIH VIL TOTP THYST 1.17 1.225 0.8 1.28 V V 300 125 470 225 800 400 ns ns 2.0 0.8 2.0 0.8 2.0 0.8 165 10 V V V V V V C C o o 3 duty cycle < 2%, tpw < 100s, TJ = 125C, VBST - VDRN = 4.5V, VTG = 4.0V (src)+VDRN or VTG = 0.5V (sink)+VDRN 1 .7 A 3 duty cycle < 2%, tpw < 100s, TJ = 125C, VV S = 4.6V, VBG = 4V (src) or VLOWDR = 0.5V (sink) 3 A 1.2 1.0 www.semtech.com SC1405D POWER MANAGEMENT Electrical Characteristics - AC Operating Specifications Parameter High Side Driver rise time fall time propagation delay time, TG going high propagation delay time, TG going low Low -Side Driver rise time fall time propagation delay time, BG going high propagation delay time, TG going low Under-Voltage Lockout V_5 ramping up V_5 ramping down PR D Y EN is transitioning from low to high tpdhPRDY V_5 >UVLO threshold, Delay measured from EN > 2.0V to PRDY > 3.5V V_5 >UVLO threshold, Delay measured from EN < 0.8V to PRDY < 10% of V_5V 10 s tpdhUVLO tpdhUVLO EN is High EN is High 10 10 s s trBG trBG tpdhBGHI tpdlBG CI = 3nF, V CI = 3nF, V VS Symbol Conditions Min Typ Max Units trTG1 tfTG tpdhTG tpdlTG CI = 3nF, VBST - VDRN = 4.6V, CI = 3nF, VBST - VDRN = 4.6V, CI = 3nF, VBST - VDRN = 4.6V, C-delay=0 CI = 3nF, VBST - VDRN = 4.6V, 14 12 20 15 23 19 32 24 ns ns ns ns = 4.6V, = 4.6V, 15 13 12 7 24 21 19 12 ns ns ns ns VS CI = 3nF, VBST - VDRN = 4.6V, C-delay=0 CI = 3nF, V V S = 4.6V, DRN <1V EN is transitioning fro high to low D S P S _D R rise/fall time propagation delay, DSPS_DR going high propagation delay, DSPS_DR goes low tpdhUVLO 500 s trDSPS DR. tpdhDSPS DR tpdlDSPS DR CI = 100 pf, V_5 = 4.6V S_MOD goes high and BG goes high or S_MOD goes low S_MOD goes high and BG goes low 20 10 10 ns ns ns NOTE: (1) This device is ESD sensitive. Use of standard ESD handling precautions is required. 2005 Semtech Corp. 4 www.semtech.com SC1405D POWER MANAGEMENT Application Circuit - TSSOP-14 INPUT POWER + D1 1N5819 8 3 << >> P_READY PWM IN (20KHz-1MHz) 47pF 7 2 4 6 1 5 Vcc GND BST 14 13 12 9 11 10 2.2 2.2 MTB75N03 75A,30V + + + + + MTB75N03 75A,30V +5V 10uF,6.3V + .1uF .22uF TG PRDY EN DRN CO DELAY _C BG OVP_S DSPS_DR S_MOD PGND SC1405D << DSPS_DR Ov er-Voltage Sense <<< Output Feedback to PWM Controller Timing Diagram 2005 Semtech Corp. 5 www.semtech.com SC1405D POWER MANAGEMENT Pin Configuration Top View Ordering Information Device SC1405DITSTRT P ackag e TSSOP-14 Temp Range (TJ) -40 to 125C Notes: (1) Only available in tape and reel packaging. A reel contains 2500 devices. (2) Lead free product. This product is fully WEEE and RoHS compliant. (14-Pin TSSOP) Pin Descriptions Pin # 1 2 3 4 5 6 Pin Name OVP_S EN GND CO S_MOD DELAY_C Pin Function Overvoltage protection sense. External scaling resistors required to set protection threshold. When high, this pin enables the internal circuitry of the device. When low, TG, BG, and PRDY are forced low and the supply current (5V) is less than 10A. Logic GND. TTL-level input signal to the MOSFET drivers. When low, this signal forces BG to be low, triggering asynchronous operation. When high, BG is not a function of this signal. The capacitance connected between this pin and GND sets the additional propagation delay for BG going low to TG going high. Total propagation delay =20ns + 1ns/pF. If no capacitor is connected, the propragation delay = 20ns. This pin indicates the status of VCC. When VCC is less than the UVLO threshold, this output is driven low. When VCC is greater than or equals to the UVLO threshold this output goes high. Input supply of 5 - 8V. A .22-1F ceramic capacitor should be connected from VCC to PGND very close to the chip. Output drive for the synchrounous (bottom) MOSFET. Power ground. Connect to the synchronous FET source pin (power ground). Dynamic Set Point Switch Drive. TTL level output signal. When S-MOD is high, this pin follows the BG driver pin voltage. This pin connects to the junction of the switching and synchronous MOSFET's. This pin can be subjected to a -2V minimum relative to PGND without affecting operation. Output gate drive for the switching (high-side) MOSFET. Bootstrap pin. A capacitor is connected between BST and DRN pins to develop the floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically between 0.1F and 1F (ceramic). 7 PRDY 8 9 10 11 12 13 14 VC C BG PGND D S P S _D R DRN TG BST NOTE: (1) All logic level inputs and outputs are open collector TTL compatible. 2005 Semtech Corp. 6 www.semtech.com SC1405D POWER MANAGEMENT Block Diagram Applications Information SC1405D is designed to drive Low Rds_On power FETs with ultra-low rise/fall times and propagation delays. As the switching frequency of PWM controllers is increased to reduce power supply volume and cost, fast rise and fall times are necessary to minimize switching losses (TOP FET) and reduce Dead-time (BOTTOM FET) losses. While Low Rds_On FETs present a power saving in I2R losses, the FET's die area is larger and thus the effective input capacitance of the FET is increased. Often a 50% decrease in Rds_On more than doubles the effective input gate charge, which must be supplied by the driver. The Rds_On power savings can be offset by the switching and dead-time losses with a suboptimum driver. While discrete solution can achieve reasonable drive capability, implementing shoot-through, programmable delay and other housekeeping functions necessary for safe operation can become cumbersome and costly. The SC1405 family of parts presents a total solution for the highspeed, high power density applications. Wide input supply range of 4.5V-25V allows use in battery powered applications, new high voltage, distributed power servers as well as Class-D amplifiers. Theory of Operation The control input (CO) to the SC1405D is typically supplied by a PWM controller that regulates the power supply output. (See Application Evaluation Schematic on page 12). The timing diagram demonstrates the sequence of events by which the top and bottom drive signals are applied. The shoot-through protection is implemented 2005 Semtech Corp. 7 by holding the bottom FET off until the voltage at the phase node (intersection of top FET source, the output inductor and the bottom FET's drain) has dropped below 1V. This assures that the top FET has turned off and that a direct current path does not exist between the input supply and ground, a condition which both the top and bottom FETs are on momentarily. The top FET is also prevented from turning on until the bottom FET is off. This time is internally set to 20ns (typical) and may be increased by adding a capacitor from the C-Delay pin to GND. The delay is approximately 1ns/pF in addition to the internal 20ns delay. The external capacitor may be needed if multiple High input capacitance FETs are used in parallel and the fall time is substantially greater than 20ns. It must be noted that increasing the dead-time by high values of C-Delay capacitor will reduce efficiency since the parallel Schottky or the bottom FET's body diode will have to conduct during dead-time. Layout Guidelines As with any high speed , high current circuit, proper layout is critical in achieving optimum performance of the SC1405D. The Evaluation board schematic on page 12 shows a dual phase synchronous design with all surface mountable components. While components connecting to C-Delay, OVP_S, EN,SMOD, DSPS_DR and PRDY are relatively noncritical, tight www.semtech.com SC1405D POWER MANAGEMENT Applications Information placement and short, wide traces must be used in layout of The Drives, DRN, and especially PGND pin. The top gate driver supply voltage is provided by bootstrapping the +5V supply and adding it the phase node voltage (DRN). Since the bootstrap capacitor supplies the charge to the TOP gate, it must be less than 0.5" away from the SC1405. Ceramic X7R capacitors are a good choice for supply bypassing near the chip. The Vcc pin capacitor must also be less than 0.5" away from the SC1405. The ground node of this capacitor, the SC1405 PGND pin and the Source of the bottom FET must be very close to each other, preferably with common PCB copper land and multiple vias to the ground plane (if used). The parallel Schottky (if used) must be physically next to the Bottom FET's drain and source. Any trace or lead inductance in these connections will drive current way from the Schottky and allow it to flow through the FET's body diode, thus reducing efficiency. Preventing Inadvertent Bottom FET Turn-on At high input voltages, (12V and greater) a fast turn-on of the top FET creates a positive going spike on the Bottom FET's gate through the Miller capacitance, Crss of the bottom FET. The voltage appearing on the gate due to this spike is: Vspike = Vin * Crss Crss + Ciss the Miller feedback and thus reduces Vspike. Also FETs with higher Turn-on threshold voltages will conduct at a higher voltage and will not turn on during the spike. The FET shown in the schematic has a 2 volt threshold and will require approximately 5 volts Vgs to be conducting, thus reducing the possibility of shoot-through. A zero ohm bottom FET gate resistor will obviously help keeping the gate voltage low. Ultimately, slowing down the top FET by adding gate resistance will reduce di/dt which will in turn make the effective impedance of the capacitors higher, thus allowing the BG driver to hold the bottom gate voltage low. Ringing on the Phase Node The top FET source must be close to the bottom FET drain to prevent ringing and the possibility of the phase node going negative. This frequency is determined by: Fring = 1 2 L st * Coss Where: Lst = The effective stray inductance of the top FET added to trace inductance of the connection between top FET's source and the bottom FET's drain added to the trace resistance of the bottom FET's ground connection. Coss=Drain to source capacitance of bottom FET. If there is a Schottky used, the capacitance of the Schottky is added to the value. Although this ringing does not pose any power losses due to a fairly high Q, it could cause the phase node to go too far negative, thus causing improper operation, double pulsing or at worst driver damage. This ringing is also an EMI nuisance due to its high resonant frequency. Adding a capacitor, typically 1000-2000pf, in parallel with Coss can often eliminate the EMI issue. If double pulsing is caused due to excessive ringing, placing 4.7-10 ohm resistor between the phase node and the DRN pin of the SC1405 should eliminate the double pulsing. The negative voltage spikes on the phase node adds to the bootstrap capacitor voltage, thus increasing the voltage between VBST - VDRN. If the phase node negative spikes are too large, the voltage on the boost capacitor 8 www.semtech.com Where Ciss is the input gate capacitance of the bottom FET. This is assuming that the impedance of the drive path is too high compared to the instantaneous impedance of the capacitors. (since dV/dT and thus the effective frequency is very high). If the BG pin of the SC1405D is very close to the bottom FET, Vspike will be reduced depending on trace inductance, rate if rise of current, etc. While not shown in Application Evaluation Board Schematic on page 12, a capacitor may be added from the gate of the bottom FET to its source, preferably less than 0.5" away. This capacitor will be added to Ciss in the above equation to reduce the effective spike voltage, Vspike. The selection of the bottom FET must be done with attention paid to the Crss/Ciss ratio. A low ratio reduces 2005 Semtech Corp. SC1405D POWER MANAGEMENT Applications Information (Cont.) could exceed device's absolute maximum rating of 8V. To eliminate the effect of the ringing on the boost capacitor voltage, place a 4.7 - 10 Ohm resistor between boost Schottky diode and Vcc to filter the negative spikes on DRN Pin. Alternately, a Silicon diode, such as the commonly available 1N4148 can substitute for the Schottky diode and eliminate the need for the series resistor. Proper layout will guarantee minimum ringing and eliminate the need for external components. Use of SO-8 or other surface mount FETs will reduce lead inductance and their parasitic effects. ASYNCHRONOUS OPERATION The SC1405D can be configured to operate in Asynchronous mode by pulling S-MOD to logic LOW, thus disabling the bottom FET drive. This has the effect of saving power at light loads since the bottom FET's gate capacitance does not have to charged at the switching frequency. There can be a significant savings since the bottom driver can supply up to 2A pulses to the FET at the switching frequency. There is an additional efficiency benefit to operating in asynchronous mode. When operating in synchronous mode, the inductor current can go negative and flow in reverse direction when the bottom FET is on and the DC load is less than 1/2 inductor ripple current. At that point, the inductor core and wire losses, depending on the magnitude of the ripple current, can be quite significant. Operating in asynchronous mode at light loads effectively only charges the inductor by as much as needed to supply the load current, since the inductor never completely discharges at light loads. DC regulation can be an issue when operating in asynchronous mode, depending on the type of controller used and minimum load required to maintain regulation. If there are no Shottkey diodes used in parallel with bottom FET, the FET's body diode will need to conduct in asynchronous mode. The high voltage drop of this diode must be considered when determining the criteria for this mode of operation. DSPS DR This pin produces an output which is a logical duplicate of the bottom FET's gate drive, if S-MOD is held High. OVP_S/OVER TEMP SHUTDOWN Output over-voltage protection (OVP) may be implemented on the SC1405D independent of the PWM controller . A voltage divider from the output is compared with the internal bandgap voltage of 1.2V (typical). Upon exceeding this voltage, the overvoltage comparator disables the top FET, while turning on the bottom FET to allow discharge of the output capacitors excessive voltage through the output inductor. The SC1405D has a unique adaptive OVP circuit. Short noise pulses, less than ~100ns are rejected completely; longer pulses will trigger OVP if only of sufficient magnitude. A long term transient will trigger OVP with a smaller magnitude. To assure proper tripping, bypass the resistor from OVP_S pin to GND with a capacitor. The value of this capacitor must be selected to achieve a time constant equal to one switching period. Leave at least 250mV headroom on the OVP pin to prevent false OVP events. The SC1405D will shutdown if its TJ exceeds 165C. 2005 Semtech Corp. 9 www.semtech.com SC1405D POWER MANAGEMENT Typical Characteristics Performance diagrams, Application Evaluation Board. PIN Descriptions PIN Descriptions Timing diagram: Ch1: CO input Ch2: TG drive Ch3: BG non-overlap drive Ch4: phase node Iout = 20A (10A/phase) Refer to Eval. Schematic (fig.3) Timing diagram: Rise/Fall times Ch1: TG drive Ch2: BG drive Cursor: TpdhTG Iout = 20A (10A/phase) Refer to Eval. Schematic (fig.3) VIN = 12V, VOUT = 1.6V. Top FET = IR7811 FDB7030(BL) Qgd = 23nc 2005 Semtech Corp. 10 www.semtech.com SC1405D POWER MANAGEMENT Typical Characteristics (Cont.) SC1405D OVP Delay vs. Temperature 600.00 500.00 400.00 Delay (nS) 300.00 200.00 100.00 0.00 -25 -5 15 35 55 Temperature (C) 50mV Overdrive 100mV Overdrive 75 95 115 135 Typical Delay vs. Overdrive (T=25C) 10000 Delay (nS) 1000 100 10 Overdrive (mV) 1000 2005 Semtech Corp. 11 www.semtech.com 1 R1 MBR0530 2 1 CS10uF 1 1 1 1 10uF 10uF 10uF 10uF 10 1 C2 C3 C4 C5 C6 1uF D1 2 2 2 2 2 U1 2 CLREF C7 120pF 1 2 CS+ 8 7 6 5 8 7 6 5 R6 787 1 2 Q1 2 IRF7811A D D 1 POWER MANAGEMENT Evaluation Board Schematic 3 2 1 R11 GND DAC CORE 2 SS C14 BST 14 13 12 11 10 PGND BG VCC 9 8 2 3 2 1 BG 4 4 TG BST 1.0u 14 OVPS EN GND CO SMOD DELAYC PRDY DSPSDR DRN 2 1 1 PWRGOOD R24 C24 4 1 5 DELAYC 6 7 C21 NO_POP 1.24k 2 2 620 1nF 2 R16 3 13 71_ON 1.8nF OVPS 1 15 U2 SS C13 2 1 100 16 1 2 CORE C11 1nF R17 17 2 1 C12 470pF 1 10.0k 1 2 1 R12 R13 DAC 620 18 2 1 VID2 DAC 2 1 7 VID2 3 2 1 VID1 +VCORE 1 8 GMUXSEL EN 10 GMUXSEL L-R 1 2 0.002 C33 2 PHASE 1 PHASE 1 1 DPSLP# C15 + 1 2 150uF 8 7 6 5 8 7 6 5 8 7 6 5 D D D C16 + 1 2 + 2 2 + 2 150uF D2 4 1 MBRS130L 3 2 1 3 2 1 C22 1 1uF FDS6674A FDS6674A FDS7764A Q3 Q4 Q5 C18 150uF C19 1 + 2 DPSLP# SC1405D TG 11 10uF/1206 C17 150uF 150uF 1 + 2 150uF C20 DPRSLPVR 12 DPRSLPVR V_GATE CORESW VR_ON NOTE: Populate R12, C12, and R14 for redundant OVP. Ground Pin 1 if redundant OVP is not required. 2 12 VID1 TG2 L1 0.6uH R15 2 1 2005 Semtech Corp. +3_3V +5Vcc 2 C1 +V_IN R2 51k 1 24 2 R4 750 1 2 23 1 C8 2 Q2 R8 787 1 C9 2 22 1 180pF 21 1 180pF 20 1 1 1 4 19 CO VCCC CMP IRF7811A CMPREF CL CLREF 2 HYS BA L C O RE OH HYS R3 750 1 C LO H GND HYS R5 6.8k O S D R 1 2 OSDR 2 CL CMPREF CMP OSDR SC1471 Rout CS+, CS- as a differential pair. R7 21.5k 1 2 O SD OSD 3 OSD R9 69.8k 1 2 O SB OSB 4 OSB VID4 VCC CO 5 CMP 2 TG14 R10 VID4 C10 2 0.1uF VID3 6 VID3 6.65k R14 VID0 9 +VCORE VID0 SC1405D www.semtech.com SC1405D POWER MANAGEMENT Outline Drawing -TSSOP-14 A D DIMENSIONS INCHES MILLIMETERS DIM MIN NOM MAX MIN NOM MAX A A1 A2 b c D E1 E e L L1 N 01 aaa bbb ccc .047 .006 .002 .042 .031 .007 .012 .007 .003 .193 .197 .201 .169 .173 .177 .252 BSC .026 BSC .018 .024 .030 (.039) 14 8 0 .004 .004 .008 1.20 0.05 0.15 0.80 1.05 0.19 0.30 0.20 0.09 4.90 5.00 5.10 4.30 4.40 4.50 6.40 BSC 0.65 BSC 0.45 0.60 0.75 (1.0) 14 0 8 0.10 0.10 0.20 2X E/2 E1 PIN 1 INDICATOR ccc C 2X N/2 TIPS 123 B E e aaa C SEATING PLANE D A2 A H GAGE PLANE 0.25 (L1) DETAIL SIDE VIEW SEE DETAIL L c C bxN bbb A1 C A-B D 01 A A NOTES: 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). 2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. 4. REFERENCE JEDEC STD MO-153, VARIATION AB-1. 2005 Semtech Corp. 13 www.semtech.com SC1405D POWER MANAGEMENT Land Pattern - TSSOP-14 X DIM (C) G Z C G P X Y Z DIMENSIONS INCHES MILLIMETERS (.222) .161 .026 .016 .061 .283 (5.65) 4.10 0.65 0.40 1.55 7.20 Y P NOTES: 1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. Contact Information Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804 2005 Semtech Corp. 14 www.semtech.com |
Price & Availability of SC1405DITSTRT
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |