Part Number Hot Search : 
ER100 JR16RB CEM4531 MB90F COMPA 19001 CSD2410 D5200C
Product Description
Full Text Search
 

To Download W83194AR-WE Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 W83194AR-WE
200MHZ CLOCK FOR WHITNEY CHIPSET 1.0 GENERAL DESCRIPTION
The W83194AR-WE is a Clock Synthesizer for Intel Whitney chipset. W83194AR-WE provides all clocks required for high-speed RISC or CISC microprocessor and also provides 64 different frequencies of CPU, SDRAM, PCI, 3V66, IOAPIC clocks frequency setting. All clocks are externally selectable with smooth transitions. The W83194AR-WE provides I C serial bus interface to program the registers to enable or disable each clock outputs and provides 0.5% and 0.75% center type spread spectrum to reduce EMI. The W83194AR-WE accepts a 14.318 MHz reference crystal as its input and runs on a 3.3V supply. High drive PCI and SDRAM CLOCK outputs typically provide greater than 1 V /ns slew rate into 30 pF loads. CPU CLOCK outputs typically provide better than 1 V /ns slew rate into 20 pF loads as maintaining 50 5% duty cycle. The fixed frequency outputs as REF, 24MHz, and 48 MHz provide better than 0.5V /ns slew rate.
2
2.0 PRODUCT FEATURES
* * * * * * * * * * * * 2 CPU clocks 9 SDRAM clocks for 2 DIMMs 8 PCI synchronous clocks. Optional single or mixed supply: (VddR = VddP=VddS = Vdd48 = Vdd3 = 3.3V, VddA=VddC=2.5V) Skew form CPU to PCI clock -1 to 4 ns, center 2.6 ns Smooth frequency switch with selections from 66.8 to 200MHz 2 2 I C 2-Wire serial interface and I C read back 0.5% and 0.75% center type spread spectrum Programmable registers to enable/stop each output and select modes (mode as Tri-state or Normal ) Two 48 MHz pins for USB 24 MHz for super I/O 48-pin SSOP package
-1-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 3.0 PIN CONFIGURATION
REFX2/*FS3 VddR Xin Xout Vss Vdd3 3V66-0 3V66-1 Vss3 PCICLK0/ *FS0 PCICLK1/ FS1# PCICLK2/*FS2 VssP PCICLK3/ *APIC_SEL PCICLK4 VddP PCICLK5 PCICLK6 PCICLK7 Vss48 48MHz_0 48MHz_1/ FS4# *SIO_SEL/24_48MHz Vdd48 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 VddLAPIC IOAPIC VddLCPU CPUCLK0 CPUCLK1 VssC VddS SDRAM 0 SDRAM 1 SDRAM 2 VssS SDRAM 3 SDRAM 4 SDRAM 5 VddS SDRAM 6 SDRAM 7 SDRAM 8 VssS PD# *SDCLK VddA VssA *SDATA
-2-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 4.0 PIN DESCRIPTION
IN - Input OUT - Output I/O - Bi-directional Pin # - Active Low * - Internal 250k pull-up
4.1 Crystal I/O
SYMBOL Xin Xout PIN 3 4 I/O IN OUT FUNCTION Crystal input with internal loading capacitors(36pF) and feedback resistors. Crystal output at 14.318MHz nominally with internal loading capacitors(36pF).
4.2 CPU, SDRAM, PCI, IOAPIC Clock Outputs
SYMBOL CPUCLK [0:1] PD# IOAPIC SDRAM [ 0:8] PIN 45,44 29 47 41,40, 39,37,36,35,33 ,32,31 10 I/O OUT IN OUT OUT FUNCTION Low skew (< 250ps) clock outputs for host frequencies such as CPU and Chipset. Power Down mode when driven low. Clock outputs synchronous with PCI clock and powered by VddA. SDRAM clock outputs.
PCICLK0/ *FS0
I/O
PCICLK1/ FS1#
11
I/O
PCICLK2/ *FS2
12
I/O
PCICLK3/*APIC_SEL
14
I/O
PCICLK [ 4:7 ] 3V66 [0:1]
15,17,18,19 7,8
OUT OUT
3.3V 33MHz PCI clock during normal operation. Latched input for FS0 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks(Default=1). Low skew (< 250ps) PCI clock outputs. Latched input for FS1 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks(Default=0). Low skew (< 250ps) PCI clock outputs. Latched input for FS2 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks(Default=1). Low skew (< 250ps) PCI clock outputs. Latched input for APIC_SEL at initial power up for H/W selecting the output frequency of IOAPIC clock (Default=1). Low skew (< 250ps) PCI clock outputs. 3.3V output clocks for the chipset.
-3-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY
4.3 I C Control Interface
SYMBOL *SDATA *SDCLK PIN 25 28 I/O I/O IN
2
2
FUNCTION Serial data of I C 2-wire control interface with internal pull-up resistor. Serial clock of I C 2-wire control interface with internal pull-up resistor.
2
4.4 Fixed Frequency Outputs
SYMBOL REFX2 / *FS3 PIN 3 I/O I/O FUNCTION 14.318MHz reference clock. This REF output is the stronger buffer for ISA bus loads. Latched input for FS3 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks (Default=1). *SIO_SEL/24_48MHz 23 I/O 24MHz or 48MHz output clock. Latched input for SIO_SEL at initial power up for the output frequency of 24MHz(HIGH) and 48MHz(LOW) clocks. 48MHz_0 48MHz_1/ FS4# 21 22 O I/O 48MHz output for USB during normal operation. 48MHz / Latched input for FS4 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks (Default=0).
4.5 Power Pins
SYMBOL VddL Vdd48 Vdd3 VddP VddR VddS VddA Vss PIN 48 24 6 16 2 42,34 27 FUNCTION Power supply for CPU & IOAPIC, 2.5V or 3.3V. Power supply for 48MHz output,3.3V. Power supply for 3V_66 output, 3.3V. Power supply for PCICLK, 3.3V. Power supply for REFX2, 3.3V. Power supply for SDRAM[0:8], nominal 3.3V. Power for I2C CLK and DATA.
5,9,13,20,26,30,38, Circuit Ground. 43
-4-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 5.0 FREQUENCY SELECTION BY HARDWARE
FS4 FS3 FS2 FS1 FS0 CPU (MHz) SDRAM (MHz) CPU /SDRAM 3V66 (MHz) PCI(MHz) IOAPIC (MHz) IOAPIC (MHz) APIC_SEL=1 APIC_SEL=0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1
0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1
0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1
0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1
83.3 90 75 72 89.07 95.25 121 124 119 114 110 105 66.8 100.2 133.6 133.6 135 125 127 130 140 136 166 155 150 117 107 100.9 145 140 138 137
124.95 90 112.5 108 133.6 95.25 121 124 119 114 110 105 100.2 100.2 133.6 100.2 101.25 125 127 130 140 136 166.00 155 112.5 117 107 100.9 108.75 105 103.5 102.75
2/3 1 2/3 2/3 2/3 1 1 1 1 1 1 1 2/3 1 1 4/3 4/3 1 1 1 1 1 1 1 4/3 1 1 1 4/3 4/3 4/3 4/3
83.30 60.00 75.00 72.00 89.07 63.50 80.67 82.67 79.33 76.00 73.33 70.00 66.80 66.80 66.80 66.80 67.50 83.33 84.67 86.67 70.00 68.00 83.00 77.50 75.00 78.00 71.33 67.27 72.50 70.00 69.00 68.50
41.65 30.00 37.50 36.00 44.53 31.75 40.33 41.33 39.67 38.00 36.67 35.00 33.40 33.40 33.40 33.40 33.75 41.67 42.33 43.33 35.00 34.00 41.50 38.75 37.50 39.00 35.67 33.63 36.25 35.00 34.50 34.25
20.83 15.00 18.75 18.00 22.27 15.88 20.17 20.67 19.83 19.00 18.33 17.50 16.70 16.70 16.70 16.70 16.88 20.83 21.17 21.67 17.50 17.00 20.75 19.38 18.75 19.50 17.83 16.82 18.13 17.50 17.25 17.13
41.65 30.00 37.50 36.00 44.53 31.75 40.33 41.33 39.67 38.00 36.67 35.00 33.40 33.40 33.40 33.40 33.75 41.67 42.33 43.33 35.00 34.00 41.50 38.75 37.50 39.00 35.67 33.63 36.25 35.00 34.50 34.25
-5-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 6.0 SERIAL CONTROL 0REGISTERS
The Pin column lists the affected pin number and the @PowerUp column gives the state at true power up. Registers are set to the values shown only on true power up. "Command Code" byte and "Byte Count" byte must be sent following the acknowledge of the Address Byte. Although the data (bits) in these two bytes are considered "don't care", they must be sent and will be acknowledge. After that, the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and acknowledged.
Frequency Table Setting by I2C (SEL5 ~ SEL0)
SSE L5 SS EL4 SS EL3 SS EL2 SS EL1 SS EL0 CPU (MHz) SDRAM (MHz) CPU/S DRAM 3V66 (MHz) PCI(M Hz) IOAPIC (MHz) APIC_SEL=1 IOAPIC (MHz) APIC_SEL=0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1
0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1
0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1
0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1
83.3 90 75 72 89.07 95.25 121 124 119 114 110 105 66.8 100.2 133.6 133.6 135 125 127 130 140 136 166 155 150 117 107 100.9 145 140 138 137
124.95 90 112.5 108 133.6 95.25 121 124 119 114 110 105 100.2 100.2 133.6 100.2 101.25 125 127 130 140 136 166.00 155 112.5 117 107 100.9 108.75 105 103.5 102.75
2/3 1 2/3 2/3 2/3 1 1 1 1 1 1 1 2/3 1 1 4/3 4/3 1 1 1 1 1 1 1 4/3 1 1 1 4/3 4/3 4/3 4/3
83.30 60.00 75.00 72.00 89.07 63.50 80.67 82.67 79.33 76.00 73.33 70.00 66.80 66.80 66.80 66.80 67.50 83.33 84.67 86.67 70.00 68.00 83.00 77.50 75.00 78.00 71.33 67.27 72.50 70.00 69.00 68.50
41.65 30.00 37.50 36.00 44.53 31.75 40.33 41.33 39.67 38.00 36.67 35.00 33.40 33.40 33.40 33.40 33.75 41.67 42.33 43.33 35.00 34.00 41.50 38.75 37.50 39.00 35.67 33.63 36.25 35.00 34.50 34.25
20.83 15.00 18.75 18.00 22.27 15.88 20.17 20.67 19.83 19.00 18.33 17.50 16.70 16.70 16.70 16.70 16.88 20.83 21.17 21.67 17.50 17.00 20.75 19.38 18.75 19.50 17.83 16.82 18.13 17.50 17.25 17.13
41.65 30.00 37.50 36.00 44.53 31.75 40.33 41.33 39.67 38.00 36.67 35.00 33.40 33.40 33.40 33.40 33.75 41.67 42.33 43.33 35.00 34.00 41.50 38.75 37.50 39.00 35.67 33.63 36.25 35.00 34.50 34.25
-6-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY
SSE L5
SS EL4
SS EL3
SS EL2
SS EL1
SS EL0
CPU (MHz)
SDRAM (MHz)
CPU/S DRAM
3V66 (MHz)
PCI(M Hz)
IOAPIC (MHz) APIC_SEL=1
IOAPIC (MHz) APIC_SEL=0
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1
0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1
0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1
0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1
136 138 139 141 142 142 143 143 144 144 146 146 147 147 148 148 149 152 153 156 157 158 159 160 162 164 170 175 180 185 190 200.4
102.00 138.00 104.25 141.00 142.00 106.50 143.00 107.25 144.00 108.00 146 109.50 147 110.25 148.00 111.00 111.75 152.00 114.75 156.00 117.75 158.00 119.25 160.00 121.5 164.00 170.00 175 90 92.5 126.67 133.60
4/3 1 4/3 1 1 4/3 1 4/3 1 4/3 1 4/3 1 4/3 1 4/3 4/3 1 4/3 1 4/3 1 4/3 1 4/3 1 1 1 2 2 3/2 3/2
68.00 69.00 69.50 70.50 71.00 71.00 71.50 71.50 72.00 72.00 73.00 73.00 73.50 73.50 74.00 74.00 74.50 76.00 76.50 78.00 78.50 79.00 79.50 80.00 81.00 82.00 85.00 87.5 60 61.67 63.33 66.80
34.00 34.50 34.75 35.25 35.50 35.50 35.75 35.75 36.00 36.00 36.50 36.50 36.75 36.75 37.00 37.00 37.25 38.00 38.25 39.00 39.25 39.50 39.75 40.00 40.50 41.00 42.50 43.75 30 30.83 31.67 33.40
17.00 17.25 17.38 17.63 17.75 17.75 17.88 17.88 18.00 18.00 18.25 18.25 18.38 18.38 18.50 18.50 18.63 19.00 19.13 19.50 19.63 19.75 19.88 20.00 20.25 20.50 21.25 21.88 15 15.42 15.83 16.70
34.00 34.50 34.75 35.25 35.50 35.50 35.75 35.75 36.00 36.00 36.50 36.50 36.75 36.75 37.00 37.00 37.25 38.00 38.25 39.00 39.25 39.50 39.75 40.00 40.50 41.00 42.50 43.75 30 30.83 31.67 33.40
-7-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY
6.1 Register 0: Control Register
Bit 7 6 5 4 3 2 1 0 @PowerUp 0 1 0 0 0 1 1 1 Pin 1 23 21,22 31 Reserved REF2X(Active / Inactive) Reserved Reserved Reserved 24_48MHz(Active / Inactive) 48MHz_0, 48MHz_1(Active / Inactive) SDRAM8(Active / Inactive) Description
6.2 Register 1 : SDRAM Register (1 = Active, 0 = Inactive)
Bit 7 6 5 4 3 2 1 0 @PowerUp 1 1 1 1 1 1 1 1 Pin 32 33 35 36 37 39 40 41 SDRAM7 (Active / Inactive) SDRAM6 (Active / Inactive) SDRAM5 (Active / Inactive) SDRAM4 (Active / Inactive) SDRAM3 (Active / Inactive) SDRAM2 (Active / Inactive) SDRAM1 (Active / Inactive) SDRAM0 (Active / Inactive) Description
6.3 Register 2: PCI Clock Register (1 = Active, 0 = Inactive)
Bit 7 6 5 4 3 2 1 0 @PowerUp 1 1 1 1 1 1 1 1 Pin 19 18 17 15 14 13 11 10 PCICLK7 (Active / Inactive) PCICLK6 (Active / Inactive) PCICLK5 (Active / Inactive) PCICLK4 (Active / Inactive) PCICLK3 (Active / Inactive) PCICLK2 (Active / Inactive) PCICLK1 (Active / Inactive) PCICLK0 (Active / Inactive) Description
-8-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 6.4 Register 3: CPU Clock Register (1 = Active, 0 = Inactive)
Bit 7 6 5 4 3 2 1 0 @PowerUp X 1 1 X 1 1 1 X Pin 7 8 47 44 43 FS0# 3V66_0(Active / Inactive) 3V66_1(Active / Inactive) FS1# IOAPIC(Active / Inactive) CPUCLK1 (Active / Inactive) CPUCLK0 (Active / Inactive) FS2# Description
6.5 Register 4: Control Register (1 = Active, 0 = Inactive)
Bit 7 6 5 4 3 2 1 0 @PowerUp 0 0 0 0 0 0 0 0 Pin Description SSEL3 (Frequency table selection by software via I C ) SSEL2 ( Frequency table selection by software via I C) SSEL1 ( Frequency table selection by software via I C) SSEL0 ( Frequency table selection by software via I C) 0 = Selection by hardware 2 1 = Selection by software I C - Bit (1,2, 4:6) 2 SSEL4 (Frequency table selection by software via I C ) SSEL5 (Frequency table selection by software via I C ) Reserved
2 2 2 2 2
6.6 Register 5: Control Register (1 = Active, 0 = Inactive)
Bit 7 6 5 4 3 2 1 0 @PowerUp 0 1 0 0 X X 0 X Pin Description 0 = 0.5% Center type Spread Spectrum Modulation 1 = 0.75% Center type Spread Spectrum Modulation SKEW2(SDRAM to CPU Skew programming bit) SKEW1(SDRAM to CPU Skew programming bit) SKEW0(SDRAM to CPU Skew programming bit) FS3# FS4# 0 = Normal 1 = Spread Spectrum enabled APIC_SEL#
-9-
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 6.7 Register 6: Winbond Chip ID Register (Read Only)
Bit 7 6 5 4 3 2 1 0 @PowerUp 1 0 0 1 1 0 0 0 Pin Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Description
6.8 Register 7: Winbond Chip ID Register (Read Only)
Bit 7 6 5 4 3 2 1 0 @PowerUp 0 0 0 1 0 0 0 1 Pin Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Chip ID Winbond Version ID Winbond Version ID Winbond Version ID Description
- 10 -
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 7.0 SPECIFICATIONS 7.1 Absolute Maximum Ratings
Stresses greater than those listed in this table may cause permanent damage to the device. Precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. Maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or Vdd). Symbol Vdd , VIN TSTG TB TA Parameter Voltage on any pin with respect to GND Storage Temperature Ambient Temperature Operating Temperature Rating - 0.5 V to + 7.0 V - 65C to + 150C - 55C to + 125C 0C to + 70C
7.2 Electronical Characteristics---Input/Output
Vddq1=Vddq2 = Vddq3 = Vddq4 =3.3V, VddL1 =VddL2= 2.5V , TA = 0C to +70C Parameter Input Low Voltage Input High Voltage Input Low Current Input Low Current Input High Current Input Capacitance Symbol VIL VIH IIL IIL IIH CIN COUT CINX Operating Supply Current Power Down Supply Current Settling Time Delay Idd3 Idd2 Ts tPZH,tPZH tPLZ,tPZH 1 1 27 Min Vss-0.3 2.0 -5 -200 -5 5 5 6 45 100 600 3 10 10 Typ Max 0.8 Vdd+0.3 Units Vdc Vdc A A A pF pF pF MA A mS nS nS From first crossing to 1% target freq. Output enable delay Output enable delay Logic inputs Output capacitance Xin and Xout CPU = 66.6 MHz PCI = 33.3 Mhz with load No pull-up resistors Pull-up resistros Test Conditions
- 11 -
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 7.3 Electronical Characteristics of CPU Clock
Vdd=2.5V +/- 5%; CL=10-20pF Parameter Ouput Impedance Ouput Impedance Output Low Voltage Output High Voltage Output Low Current Output High Current Pull-Up Current Min Pull-Up Current Max Rise/Fall Time Min Between 0.4 V and 2.0 V Rise/Fall Time Max Between 0.4 V and 2.0 V Duty Cycle Skew Jitter Symbol RDSP RDSN VOL VOH IOL IOH IOH(min) IOH(max) TRF(min) TRF(max) Dt TSK Tsc-c 45 0.4 1.6 55 175 250 2.0 27 -27 -27 -27 30 -27 Min 13.5 13.5 Typ Max 40 40 0.4 Units Ohm Ohm V V MA MA MA MA ns ns % ps ps Vout = 1.0 V Vout = 2.0V 10pF Load 20pF Load VT=1.25V VT=1.25V VT=1.25V Test Conditions
IOL=1mA IOH=-1mA
7.4 Electronical Characteristics of 3V66 Clock
Vdd=3.3V +/- 5%; CL=10-30pF Parameter Ouput Impedance Ouput Impedance Output Low Voltage Output High Voltage Output Low Current Output High Current Rise/Fall Time Min Between 0.4 V and 2.0 V Rise/Fall Time Max Between 0.4 V and 2.0 V Duty Cycle Skew Jitter Symbol RDSP RDSN VOL VOH IOL IOH TRF(min) TRF(max) Dt TSK Tsc-c 45 2.4 30 -33 0.4 1.6 55 175 500 38 -33 Min 15 15 Typ Max 55 55 0.55 Units Ohm Ohm V V MA MA ns ns % ps ps 10pF Load 20pF Load VT=1.5V VT=1.5V VT=1.5V Test Conditions
IOL=1mA IOH=-1mA
- 12 -
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY
7.5 Electronical Characteristics of SDRAM Clock
Vdd=3.3V +/- 5%; CL=20-30pF Parameter Ouput Impedance Ouput Impedance Output Low Voltage Output High Voltage Output Low Current Output High Current Rise/Fall Time Min Between 0.4 V and 2.0 V Rise/Fall Time Max Between 0.4 V and 2.0 V Duty Cycle Skew Jitter Symbol RDSP RDSN VOL VOH IOL IOH TRF(min) TRF(max) Dt TSK Tsc-c 45 2.4 54 -54 0.4 1.6 55 250 250 54 -45 Min 13.5 13.5 Typ Max 40 40 0.45 Units Ohm Ohm V V MA MA ns ns % ps ps 10pF Load 20pF Load VT=1.5V VT=1.5V VT=1.5V Test Conditions
IOL=1mA IOH=-1mA
7.6 Electronical Characteristics of PCI Clock
Vdd=3.3V +/- 5%; CL=10-30pF Parameter Ouput Impedance Ouput Impedance Output Low Voltage Output High Voltage Output Low Current Output High Current Rise/Fall Time Min Between 0.4 V and 2.0 V Rise/Fall Time Max Between 0.4 V and 2.0 V Duty Cycle Skew Jitter Symbol RDSP RDSN VOL VOH IOL IOH TRF(min) TRF(max) Dt TSK Tsc-c 45 2.4 30 -33 0.5 2.0 55 500 500 38 -33 Min 15 15 Typ Max 55 55 0.55 Units Ohm Ohm V V MA MA ns ns % ps ps 10pF Load 20pF Load VT=1.5V VT=1.5V VT=1.5V Test Conditions
IOL=1mA IOH=-1mA
- 13 -
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 7.7 Electronical Characteristics of 48MHz, REF Clock
Vdd=3.3V +/- 5%; CL=10-20pF Parameter Ouput Impedance Ouput Impedance Output Low Voltage Output High Voltage Output Low Current Output High Current RiseTime Fall Time Duty Cycle Skew Jitter Symbol RDSP RDSN VOL VOH IOL IOH TR TF Dt TSK Tsc-c 45 2.4 29 -29 1.8 1.7 27 -23 4 4 55 500 1000 Min 20 20 Typ Max 55 55 0.4 Units Ohm Ohm V V MA MA ns ns % ps ps 10pF Load 20pF Load VT=1.5V VT=1.5V VT=1.5V Test Conditions
IOL=1mA IOH=-1mA
- 14 -
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 8.0 ORDERING INFORMATION
Part Number W83194AR-WE Package Type 48 PIN SSOP Production Flow Commercial, 0C to +70C
9.0 HOW TO READ THE TOP MARKING
W83194AR-WE 28051234 814GAB
1st line: Winbond logo and the type number: W83194AR-WE 2nd line: Tracking code 2 8051234 2: wafers manufactured in Winbond FAB 2 8051234: wafer production series lot number 3rd line: Tracking code 814 G B B 814: packages made in '98, week 14 G: assembly house ID; O means OSE, G means GR A: Internal use code B: IC revision
All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.
- 15 -
Publication Release Date: Nov. 1999 Revision 0.50
W83194AR-WE
PRELIMINARY 10.0 PACKAGE DRAWING AND DIMENSIONS
Headquarters
No. 4, Creation Rd. III Science-Based Industrial Park Hsinchu, Taiwan TEL: 886-35-770066 FAX: 886-35-789467 www: http://www.winbond.com.tw/
Winbond Electronics (H.K.) Ltd.
Rm. 803, World Trade Square, Tower II 123 Hoi Bun Rd., Kwun Tong Kowloon, Hong Kong TEL: 852-27516023-7 FAX: 852-27552064
Winbond Electronics (North America) Corp.
2730 Orchard Parkway San Jose, CA 95134 U.S.A. TEL: 1-408-9436666 FAX: 1-408-9436668
Taipei Office
11F, No. 115, Sec. 3, Min-Sheng East Rd. Taipei, Taiwan TEL: 886-2-7190505 FAX: 886-2-7197502 TLX: 16485 WINTPE
Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sale.
- 16 -
Publication Release Date: Nov. 1999 Revision 0.50


▲Up To Search▲   

 
Price & Availability of W83194AR-WE

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X