![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
SL74HCT241 Octal 3-State Noninverting Buffer/Line Driver/Line Receiver High-Performance Silicon-Gate CMOS The SL74HCT241 is identical in pinout to the LS/ALS241. The SL74HCT241 may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs. This octal noninverting buffer/line driver/line receiver is designed to be used with 3-state memory address drivers, clock drivers, and other bus-oriented systems. The device has noninverting outputs and two output enables. Enable A is active-low and Enable B is active-high. * TTL/NMOS Compatible Input Levels * Outputs Directly Interface to CMOS, NMOS, and TTL * Operating Voltage Range: 4.5 to 5.5 V * Low Input Current: 1.0 A ORDERING INFORMATION SL74HCT241N Plastic SL74HCT241D SOIC TA = -55 to 125 C for all packages PIN ASSIGNMENT LOGIC DIAGRAM FUNCTION TABLE Inputs Enable A PIN 20=VCC PIN 10 = GND L L H A L H X Output YA L H Z Inputs Enable B H H L B L H X Output YB L H Z X = don't care Z = high impedance SLS System Logic Semiconductor SL74HCT241 MAXIMUM RATINGS * Symbol VCC VIN VOUT IIN IOUT ICC PD Tstg TL * Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage (Referenced to GND) DC Output Voltage (Referenced to GND) DC Input Current, per Pin DC Output Current, per Pin DC Supply Current, VCC and GND Pins Power Dissipation in Still Air, Plastic DIP+ SOIC Package+ Storage Temperature Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) Value -0.5 to +7.0 -1.5 to VCC +1.5 -0.5 to VCC +0.5 20 35 75 750 500 -65 to +150 260 Unit V V V mA mA mA mW C C Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. +Derating - Plastic DIP: - 10 mW/C from 65 to 125C SOIC Package: : - 7 mW/C from 65 to 125C RECOMMENDED OPERATING CONDITIONS Symbol VCC VIN, VOUT TA tr, t f Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage, Output Voltage (Referenced to GND) Operating Temperature, All Package Types Input Rise and Fall Time (Figure 1) Min 4.5 0 -55 0 Max 5.5 VCC +125 500 Unit V V C ns This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, VIN and VOUT should be constrained to the range GND(VIN or VOUT)VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open. SLS System Logic Semiconductor SL74HCT241 DC ELECTRICAL CHARACTERISTICS(Voltages Referenced to GND) VCC Symbol Parameter Test Conditions V Guaranteed Limit 25 C to -55C 2.0 2.0 0.8 0.8 4.4 5.4 85 C 2.0 2.0 0.8 0.8 4.4 5.4 125 C 2.0 2.0 0.8 0.8 4.4 5.4 Unit VIH Minimum HighLevel Input Voltage Maximum Low Level Input Voltage Minimum HighLevel Output Voltage VOUT= VCC-0.1 V IOUT 20 A VOUT= 0.1 V IOUT 20 A VIN= VIH IOUT 20 A VIN= VIH IOUT 6.0 mA 4.5 5.5 4.5 5.5 4.5 5.5 V VIL V VOH V 4.5 4.5 5.5 3.98 0.1 0.1 3.84 0.1 0.1 3.7 0.1 0.1 V VOL Maximum LowLevel Output Voltage VIN = VIL IOUT 20 A VIN= VIL IOUT 6.0 mA 4.5 5.5 5.5 0.26 0.1 0.5 0.33 1.0 5.0 0.4 1.0 10.0 A A IIN IOZ Maximum Input Leakage Current Maximum three State Leakage Current Maximum Quiescent Supply Current (per Package) Additional Quiescent Supply Current VIN=VCC or GND Output in High-Impedance State VIN = VIL or VIH VOUT=VCC or GND VIN=VCC or GND IOUT=0A ICC 5.5 4.0 40 160 A ICC VIN = 2.4 V, Any One Input VIN=VCC or GND, Other Inputs IOUT=0A 5.5 -55C 2.9 25C to 125C 2.4 mA NOTE: Total Supply Current = ICC + ICC SLS System Logic Semiconductor SL74HCT241 AC ELECTRICAL CHARACTERISTICS(VCC=5.0 V 10%, CL=50pF,Input t r=t f=6.0 ns) Guaranteed Limit Symbol tPLH, t PHL tPLZ, t PHZ tPZH, t PZL tTLH, t THL CIN COUT Parameter Maximum Propagation Delay, A to YA or B to YB (Figures 1 and 3) Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4) Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4) Maximum Output Transition Time, Any Output (Figures 1 and 3) Maximum Input Capacitance Maximum Three-State Output Capacitance (Output in High-Impedance State) Power Dissipation Capacitance (Per Enable Output) CPD Used to determine the no-load dynamic power consump tion: PD=CPDVCC2f+ICCVCC 25 C to -55C 23 30 26 12 10 15 85C 29 38 33 15 10 15 125C 35 45 39 18 10 15 Unit ns ns ns ns pF pF Typical @25C,VCC=5.0 V 55 pF Figure 1. Switching Waveforms Figure 2. Switching Waveforms SLS System Logic Semiconductor SL74HCT241 Figure 3. Test Circuit Figure 4. Test Circuit EXPANDED LOGIC DIAGRAM (1/4 of the Device) SLS System Logic Semiconductor |
Price & Availability of SL74HCT241N
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |