|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
APPLICATION NOTES AND DEVELOPMENT SYSTEM AVAILABLE AN99 * AN115 * AN124 *AN133 * AN134 * AN135 Single Supply / Low Power / 256-tap / SPI bus X9251 Quad Digitally-Controlled (XDCPTM) Potentiometer FEATURES * Quad-Four Separate Potentiometers * 256 resistor taps/pot-0.4% resolution * SPI Serial Interface for write, read, and transfer operations of the potentiometer * Wiper Resistance, 100 typical @ VCC = 5V * 4 Nonvolatile Data Registers for Each Potentiometer * Nonvolatile Storage of Multiple Wiper Positions * Power On Recall. Loads Saved Wiper Position on Power Up. * Standby Current < 5A Max * VCC: 2.7V to 5.5V Operation * 50K, 100K versions of End to End Resistance * 100 yr. Data Retention * Single Supply version of X9250 * Endurance: 100,000 Data Changes per Bit per Register * 24-Lead SOIC, 24-Lead TSSOP, 24-Lead XBGA * Low Power CMOS DESCRIPTION The X9251 integrates 4 digitally controlled potentiometer (XDCP) on a monolithic CMOS integrated circuit. The digital controlled potentiometer is implemented using 255 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the SPI bus interface. Each potentiometer has associated with it a volatile Wiper Counter Register (WCR) and a four nononvolatile Data Registers that can be directly written to and read by the user. The contents of the WCR controls the position of the wiper on the resistor array though the switches. Powerup recalls the contents of the default Data Register (DR0) to the WCR. The XDCP can be used as a three-terminal potentiometer or as a two terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing. FUNCTIONAL DIAGRAM VCC RH0 RH1 RH2 RH3 SPI Bus Interface Address Data Status Write Read Transfer Inc/Dec Bus Interface and Control Control Power On Recall Wiper Counter Register (WCR) Data Registers (DR0-DR3) VSS RW0 RL0 RW1 RL1 RW2 RL2 RW3 RL3 50K or 100K versions REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 1 of 25 X9251 DETAILED FUNCTIONAL DIAGRAM RH0 RL0 RW0 VCC Power On Recall HOLD CS SCK SO SI A0 A1 INTERFACE AND CONTROL CIRCUITRY 8 WP Data Power On Recall R0 R1 Wiper Counter Register (WCR) Resistor Array Pot 1 R0 R1 Wiper Counter Register (WCR) Pot 0 Power On Recall R0 R1 Wiper Counter Register (WCR) Resistor Array Pot 2 RH2 R2 R3 R2 R3 RL2 RW2 50K and 100K 256-taps Power On Recall R0 R1 Wiper Counter Register (WCR) Resistor Array Pot 3 RW3 RH3 R2 R3 R2 R3 RL3 VSS RL1 RH1 RW1 CIRCUIT LEVEL APPLICATIONS * Vary the gain of a voltage amplifier * Provide programmable dc reference voltages for comparators and detectors * Control the volume in audio circuits * Trim out the offset voltage error in a voltage amplifier circuit * Set the output voltage of a voltage regulator * Trim the resistance in Wheatstone bridge circuits * Control the gain, characteristic frequency and Q-factor in filter circuits * Set the scale factor and zero point in sensor signal conditioning circuits * Vary the frequency and duty cycle of timer ICs * Vary the dc biasing of a pin diode attenuator in RF circuits * Provide a control variable (I, V, or R) in feedback circuits SYSTEM LEVEL APPLICATIONS * Adjust the contrast in LCD displays * Control the power level of LED transmitters in communication systems * Set and regulate the DC biasing point in an RF power amplifier in wireless systems * Control the gain in audio and home entertainment systems * Provide the variable DC bias for tuners in RF wireless systems * Set the operating points in temperature control systems * Control the operating point for sensors in industrial systems * Trim offset and gain errors in artificial intelligent systems REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 2 of 25 X9251 PIN CONFIGURATION XBGA SOIC/TSSOP SO A0 RW3 RH3 RL3 NC VCC RL0 RH0 RW0 CS WP 1 2 3 4 5 6 7 8 9 10 11 12 X9251 24 23 22 21 20 19 18 17 16 15 14 13 HOLD SCK RL2 RH2 RW2 NC VSS RW1 RH1 RL1 A1 SI F Top View-Bumps Down E RW3 A0 SCK RL2 A 1 RW0 RL0 VCC C NC D RL3 SO HOLD RW2 RH3 RH2 NC 2 CS WP RH0 3 A1 SI RH1 4 RL1 RW1 VSS B PIN ASSIGNMENTS Pin (SOIC) 1 2 3 4 5 7 8 9 10 11 12 13 14 15 16 17 18 20 21 22 23 24 6, 19 Pin (XBGA) E2 F2 F1 D2 E1 C1 B1 C2 A1 A2 B2 B3 A3 A4 C3 B4 C4 E4 D3 F4 F3 E3 D1, D4 Symbol SO A0 RW3 RH3 RL3 VCC RL0 RH0 RW0 CS WP SI A1 RL1 RH1 RW1 VSS RW2 RH2 RL2 SCK HOLD NC Function Serial Data Output for SPI bus Device Address for SPI bus. (See Note 1) Wiper Terminal for Potentiometer 3. High Terminal for Potentiometer 3. Low Terminal for Potentiometer 3. System Supply Voltage Low Terminal for Potentiometer 0. High Terminal for Potentiometer 0. Wiper Terminal for Potentiometer 0. Device Address for SPI bus. Hardware Write Protect Serial Data Input for SPI bus Device Address for SPI bus. (See Note 1) Low Terminal for Potentiometer 1. High Terminal for Potentiometer 1. Wiper Terminal for Potentiometer 1. System Ground Wiper Terminal for Potentiometer 2. High Terminal for Potentiometer 2. Low Terminal for Potentiometer 2. Serial Clock for SPI bus Device select. Pause the SPI serial bus. No Connect Note 1: A0-A1 device address pins must be tie to a logic level. REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 3 of 25 X9251 PIN DESCRIPTIONS Bus Interface Pins SERIAL OUTPUT (SO) SO is a serial data output pin. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock. SERIAL INPUT SI is the serial data input pin. All opcodes, byte addresses and data to be written to the pots and pot registers are input on this pin. Data is latched by the rising edge of the serial clock. SERIAL CLOCK (SCK) The SCK input is used to clock data into and out of the X9251. HOLD (HOLD) HOLD is used in conjunction with the CS pin to select the device. Once the part is selected and a serial sequence is underway, HOLD may be used to pause the serial communication with the controller without resetting the serial sequence. To pause, HOLD must be brought LOW while SCK is LOW. To resume communication, HOLD is brought HIGH, again while SCK is LOW. If the pause feature is not used, HOLD should be held HIGH at all times. DEVICE ADDRESS (A1 - A0) The address inputs are used to set the 8-bit slave address. A match in the slave address serial data stream must be made with the address input in order to initiate communication with the X9251. Device pins A1A0 must be tie to a logic level which specify the internal address of the device, see Figures 2, 3, 4, 5 and 6. CHIP SELECT (CS) When CS is HIGH, the X9251 is deselected and the SO pin is at high impedance, and (unless an internal write cycle is underway) the device will be in the standby state. CS LOW enables the X9251, placing it in the active power mode. It should be noted that after a power-up, a HIGH to LOW transition on CS is required prior to the start of any operation. Potentiometer Pins RH, RL The RH and RL pins are equivalent to the terminal connections on a mechanical potentiometer. Since there are 4 potentiometers, there are 4 sets of RH and RL such that RH0 and RL0 are the terminals of POT 0 and so on. RW The wiper pin are equivalent to the wiper terminal of a mechanical potentiometer. Since there are 4 potentiometers, there are 4 sets of RW such that RW0 is the terminals of POT 0 and so on. Supply Pins SYSTEM SUPPLY VOLTAGE (VCC) AND SUPPLY GROUND (VSS) The VCC pin is the system supply voltage. The VSS pin is the system ground. Other Pins NO CONNECT No connect pins should be left floating. This pins are used for Xicor manufacturing and testing purposes. HARDWARE WRITE PROTECT INPUT (WP) The WP pin when LOW prevents nonvolatile writes to the Data Registers. REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 4 of 25 X9251 PRINCIPLES OF OPERATION Serial Interface The X9251 supports the SPI interface hardware conventions. The device is accessed via the SI input with data clocked in on the rising SCK. CS must be LOW and the HOLD and WP pins must be HIGH during the entire operation. The SO and SI pins can be connected together, since they have three state outputs. This can help to reduce system pin count. Array Description The X9251 is comprised of a resistor array (see Figure 1). The array contains the equivalent of 255 discrete resistive segments that are connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer (RH and RL inputs). At both ends of each array and between each resistor segment is a CMOS switch connected to the wiper (RW) output. Within each individual array only one switch may be turned on at a time. These switches are controlled by a Wiper Counter Register (WCR). The 8-bits of the WCR (WCR[7:0]) are decoded to select, and enable, one of 256 switches (see Table 1). Power Up and Down Recommendations. There are no restrictions on the power-up or powerdown conditions of VCC and the voltages applied to the potentiometer pins provided that VCC is always more positive than or equal to VH, VL, and VW, i.e., VCC VH, VL, VW. The VCC ramp rate specification is always in effect. Figure 1. Detailed Potentiometer Block Diagram One of Four Potentiometers SERIAL DATA PATH FROM INTERFACE CIRCUITRY REGISTER 0 (DR0) 8 REGISTER 1 (DR1) 8 PARALLEL BUS INPUT WIPER COUNTER REGISTER (WCR) SERIAL BUS INPUT C O U N T E R D E C O D E RH REGISTER 2 (DR2) REGISTER 3 (DR3) IF WCR = 00[H] THEN RW = RL IF WCR = FF[H] THEN RW = RH INC/DEC LOGIC UP/DN MODIFIED SCK UP/DN CLK RL RW REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 5 of 25 X9251 DEVICE DESCRIPTION Wiper Counter Register (WCR) The X9251 contains four Wiper Counter Registers, one for each DCP potentiometer. The Wiper Counter Register can be envisioned as a 8-bit parallel and serial load counter with its outputs decoded to select one of 256 switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written directly by the host via the Write Wiper Counter Register instruction (serial load); it may be written indirectly by transferring the contents of one of four associated data registers via the XFR Data Register instruction (parallel load); it can be modified one step at a time by the Increment/Decrement instruction (see Instruction section for more details). Finally, it is loaded with the contents of its Data Register zero (DR0) upon power-up. The wiper counter register is a volatile register; that is, its contents are lost when the X9251 is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, this may be different from the value present at power-down. Power-up guidelines are recommended to ensure proper loadings of the DR0 value into the WCR. Data Registers (DR) The potentiometer has four 8-bit nonvolatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the four Data Registers and the associated Wiper Counter Register. All operations changing data in one of the Data Registers is a nonvolatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as regular memory locations for system parameters or user preference data. Bits [7:0] are used to store one of the 256 wiper positions or data (0~255). Status Register (SR) This 1-bit Status Register is used to store the system status. WIP: Write In Progress status bit, read only. - When WIP=1, indicates that high-voltage write cycle is in progress. - When WIP=0, indicates that no high-voltage write cycle is in progress. Table 1. Wiper counter Register, WCR (8-bit), WCR[7:0]: Used to store the current wiper position (Volatile, V). WCR7 V (MSB) WCR6 V WCR5 V WCR4 V WCR3 V WCR2 V WCR1 V WCR0 V (LSB) Table 2. Data Register, DR (8-bit), DR[7:0]: Used to store wiper positions or data (Nonvolatile, NV). Bit 7 NV MSB Bit 6 NV Bit 5 NV Bit 4 NV Bit 3 NV Bit 2 NV Bit 1 NV Bit 0 NV LSB REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 6 of 25 X9251 DEVICE DESCRIPTION Instructions IDENTIFICATION BYTE ( ID AND A ) The first byte sent to the X9251 from the host, following a CS going HIGH to LOW, is called the Identification Byte. The most significant four bits of the slave address are a device type identifier. The ID[3:0] bits is the device id for the X9251; this is fixed as 0101[B] (refer to Table 3). The AD[3:0] bits in the ID byte is the internal slave address. The physical device address is defined by the state of the A3-A0 input pins. The slave address is externally specified by the user. The X9251 compares the serial data stream with the address input state; a Table 3. Identification Byte Format Device Type Identifier Slave Address successful compare of both address bits is required for the X9251 to successfully continue the command sequence. Only the device which slave address matches the incoming device address sent by the master executes the instruction. The A3-A0 inputs can be actively driven by CMOS input signals or tied to VCC or VSS. INSTRUCTION BYTE ( I[3:0] ) The next byte sent to the X9251 contains the instruction and register pointer information. The three most significant bits are used provide the instruction opcode (I[3:0]). The RB and RA bits point to one of the four Data Registers of each associated XDCP. The least two significant bits point to one of four Wiper Counter Registers or Pots.The format is shown below in Table 4. ID3 0 (MSB) ID2 1 ID1 0 ID0 1 A3 A2 A1 A0 (LSB) Table 4. Instruction Byte Format Instruction Opcode Register Selection Pot Selection (WCR Selection) I3 (MSB) I2 I1 I0 RB RA P1 P0 (LSB) REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 7 of 25 X9251 DEVICE DESCRIPTION Instructions Four of the ten instructions are three bytes in length. These instructions are: - Read Wiper Counter Register - read the current wiper position of the selected potentiometer, - Write Wiper Counter Register - change current wiper position of the selected potentiometer, - Read Data Register - read the contents of the selected Data Register; - Write Data Register - write a new value to the selected Data Register. - Read Status - This command returns the contents of the WIP bit which indicates if the internal write cycle is in progress. The basic sequence of the three byte instructions is illustrated in Figure 3. These three-byte instructions exchange data between the WCR and one of the Data Registers. A transfer from a Data Register to a WCR is essentially a write to a static RAM, with the static RAM controlling the wiper position. The response of the wiper to this action will be delayed by tWRL. A transfer from the WCR (current wiper position), to a Data Register is a write to nonvolatile memory and takes a minimum of tWR to complete. The transfer can occur between one of the four potentiometers and one of its associated registers; or it may occur globally, where the transfer occurs between all potentiometers and one associated register. The Read Status Register instruction is the only unique format (see Figure 5). Four instructions require a two-byte sequence to complete. These instructions transfer data between the host and the X9251; either between the host and one of the data registers or directly between the host and the Wiper Counter Register. These instructions are: - XFR Data Register to Wiper Counter Register - This transfers the contents of one specified Data Register to the associated Wiper Counter Register. - XFR Wiper Counter Register to Data Register - This transfers the contents of the specified Wiper Counter Register to the specified associated Data Register. - Global XFR Data Register to Wiper Counter Register - This transfers the contents of all specified Data Registers to the associated Wiper Counter Registers. - Global XFR Wiper Counter Register to Data Register - This transfers the contents of all Wiper Counter Registers to the specified associated Data Registers. INCREMENT/DECREMENT COMMAND The final command is Increment/Decrement (see Figures 6 and 7). The Increment/Decrement command is different from the other commands. Once the command is issued and the X9251 has responded with an acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby, providing a fine tuning capability to the host. For each SCL clock pulse (tHIGH) while SDA is HIGH, the selected wiper will move one resistor segment towards the RH terminal. Similarly, for each SCL clock pulse while SDA is LOW, the selected wiper will move one resistor segment towards the RL terminal. A detailed illustration of the sequence and timing for this operation are shown. See Instruction format for more details. REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 8 of 25 X9251 Figure 2. Two-Byte Instruction Sequence CS SCK SI 0 1 0 1 0 0 0 0 A1 A0 I3 I2 I1 I0 RB RA P1 P0 ID3 ID2 ID1 ID0 Device ID Internal Address Instruction Opcode Register Pot/WCR Address Address Figure 3. Three-Byte Instruction Sequence SPI (Write) Interface CS SCL SI 0 0 0 0 A1 A0 Internal Address I3 I2 I1 I0 RB RA P1 P0 Register Pot/WCR Address Address D7 D6 D5 D4 D3 D2 D1 D0 WCR[7:0] or Data Register Bit [7:0] 0 1 0 1 ID3 ID2 ID1 ID0 Device ID Instruction Opcode Figure 4. Three-Byte Instruction Sequence (Read) SPI Interface CS SCL SI 0 0 0 0 A1 A0 Internal Address I3 I2 I1 I0 RB RA P1 P0 Register Pot/WCR Address Address 0 1 0 1 X X X X X X X X ID3 ID2 ID1 ID0 Device ID Don't Care Instruction Opcode S0 D7 D6 D5 D4 D3 D2 D1 D0 WCR[7:0] or Data Register Bit [7:0] REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 9 of 25 X9251 Figure 5. Three-Byte Instruction Sequence (Read Status Register) CS SCL SI 0 1 0 1 0 0 0 0 A1 A0 Internal Address 1 I3 0 I2 1 1 RB RA P1 P0 Register Pot/WCR Address Address 0 0 0 0 0 0 0 ID3 ID2 ID1 ID0 Device ID I1 I0 WIP Status Bit Instruction Opcode Figure 6. Increment/Decrement Instruction Sequence CS SCL SI 0 0 0 0 A1 A0 Internal Address I2 I3 I1 I0 RB RA P1 P0 Register Pot/WCR Address Address I N C 1 I N C 2 I N C n D E C 1 D E C n 0 1 0 1 ID3 ID2 ID1 ID0 Device ID Instruction Opcode Figure 7. Increment/Decrement Timing Limits tWRID SCK SI R W VOLTAGE OUT INC/DEC CMD ISSUED REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 10 of 25 X9251 Table 5. Instruction Set Instruction Read Wiper Counter Register Write Wiper Counter Register Read Data Register Write Data Register XFR Data Register to Wiper Counter Register XFR Wiper Counter Register to Data Register Global XFR Data Registers to Wiper Counter Registers Global XFR Wiper Counter Registers to Data Register Increment/Decrement Wiper Counter Register Note: 1/0 = data is one or zero I3 1 1 1 1 1 I2 0 0 0 1 1 Instruction Set I1 I0 RB RA 0 1 1 0 0 1 0 1 0 1 0 0 1/0 1/0 1/0 0 0 1/0 1/0 1/0 P1 1/0 1/0 1/0 1/0 1/0 P0 1/0 1/0 1/0 1/0 1/0 Operation Read the contents of the Wiper Counter Register pointed to by P1-P0 Write new value to the Wiper Counter Register pointed to by P1-P0 Read the contents of the Data Register pointed to by P1-P0 and RB-RA Write new value to the Data Register pointed to by P1-P0 and RB-RA Transfer the contents of the Data Register pointed to by P1-P0 and RB-RA to its associated Wiper Counter Register Transfer the contents of the Wiper Counter Register pointed to by P1-P0 to the Data Register pointed to by RB-RA Transfer the contents of the Data Registers pointed to by RB-RA of all four pots to their respective Wiper Counter Registers Transfer the contents of both Wiper Counter Registers to their respective data Registers pointed to by RB-RA of all four pots Enable Increment/decrement of the Control Latch pointed to by P1-P0 1 1 1 0 1/0 1/0 1/0 1/0 0 0 0 1 1/0 1/0 0 0 1 0 0 0 1/0 1/0 0 0 0 0 1 0 0 0 1/0 1/0 REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 11 of 25 X9251 INSTRUCTION FORMAT Read Wiper Counter Register (WCR) Device Type Identifier 1 0 1 Device Addresses Instruction Opcode 0 0 1 WCR Addresses 0 0 0 Wiper Position (Sent by X9251 on SO) W C R 6 W C R 5 W C R 4 W C R 3 W C R 2 W C R 1 CS Falling Edge 0 0 0 A1 A0 1 W C 0 R 7 CS W Rising C Edge R 0 Write Wiper Counter Register (WCR) Device Type Identifier 1 0 1 Device Addresses Instruction Opcode 0 1 0 WCR Addresses 0 0 0 W C 0 R 7 Data Byte (Sent by Host on SI) W C R 6 W C R 5 W C R 4 W C R 3 W C R 2 W C R 1 CS Falling Edge 0 0 0 A1 A0 1 CS W Rising C Edge R 0 Read Data Register (DR) Device Type Device Instruction DR and WCR Data Byte CS CS Identifier Addresses Opcode Addresses (Sent by X9271 on SO) Falling Rising Edge 0 1 0 1 0 0 A1 A0 1 0 1 1 RB RA P1 P0 D D D D D D D D Edge 76543210 Write Data Register (DR) HIGH-VOLTAGE WRITE CYCLE 12 of 25 CS CS Falling Rising Edge 0 1 0 1 0 0 A1 A0 1 1 0 0 RB RA P1 P0 D D D D D D D D Edge 76543210 Device Type Identifier Device Addresses Instruction Opcode DR and WCR Addresses Data Byte (Sent by Host on SI) Global Transfer Data Register (DR) to Wiper Counter Register (WCR) Device Type CS Identifier Falling Edge 0 1 0 1 Device Addresses 0 CS Rising 0 A1 A0 0 0 0 1 RB RA 0 0 Edge Instruction Opcode DR Addresses REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. X9251 Global Transfer Wiper Counter Register (WCR) to Data Register (DR) Device Type Device Instruction DR CS CS Identifier Addresses Opcode Addresses Falling Rising Edge 0 1 0 1 0 0 A1 A0 1 0 0 0 RB RA 0 0 Edge HIGH-VOLTAGE WRITE CYCLE Transfer Wiper Counter Register (WCR) to Data Register (DR) Device Type Device Instruction DR and WCR CS Identifier Addresses Opcode Addresses Falling Edge 0 1 0 1 0 0 A1 A0 1 1 1 0 RB RA 0 0 CS Rising Edge HIGH-VOLTAGE WRITE CYCLE Transfer Data Register (DR) to Wiper Counter Register (WCR) Device Type Device Instruction DR and WCR CS Identifier Addresses Opcode Addresses Falling Edge 0 1 0 1 0 0 A1 A0 1 1 0 1 RB RA 0 0 CS Rising Edge Increment/Decrement Wiper Counter Register (WCR) Device Type Device Instruction WCR Increment/Decrement CS CS Identifier Addresses Opcode Addresses (Sent by Master on SI) Falling Rising Edge 0 1 0 1 0 0 A1 A0 0 0 1 0 X X 0 0 I/D I/D . . . . I/D I/D Edge Read Status Register (SR) Device Type Device Instruction WCR Data Byte CS Identifier Addresses Opcode Addresses (Sent by X9251 on SO) Falling Edge 0 1 0 1 0 0 A1 A0 0 1 0 1 0 0 0 1 0 0 0 0 0 0 0 WIP CS Rising Edge Notes: (1) (2) (2) (3) "A1 ~ A0": stands for the device addresses sent by the master. WPx refers to wiper position data in the Counter Register "I": stands for the increment operation, SI held HIGH during active SCK phase (high). "D": stands for the decrement operation, SI held LOW during active SCK phase (high). REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 13 of 25 X9251 ABSOLUTE MAXIMUM RATINGS Temperature under bias ....................-65C to +135C Storage temperature .........................-65C to +150C Voltage on SCK any address input with respect to VSS.................................. -1V to +7V V = | (VH-VL) | ................................................... 5.5V Lead temperature (soldering, 10 seconds).........300C IW (10 seconds) ................................................. 6mA COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. RECOMMENDED OPERATING CONDITIONS Temp Commercial Industrial Min. 0C -40C Max. +70C +85C Device X9251 X9251-2.7 Supply Voltage (VCC)(4) Limits 5V 10% 2.7V to 5.5V ANALOG CHARACTERISTICS (Over recommended industrial operating conditions unless otherwise stated.) Parameter Symbol RTOTAL RTOTAL End to End Resistance End to End Resistance End to End Resistance Tolerance Power Rating IW RW RW VTERM Wiper Current Wiper Resistance Wiper Resistance Voltage on any RH or RL Pin Noise Resolution Absolute Linearity (1) Limits Min. Typ. 100 50 20 50 3 300 150 VSS -120 0.4 +1 +0.2 300 20 10/10/25 VCC Max. Units k k % mW mA V % MI(3) MI(3) ppm/C ppm/C pF Test Conditions T version U version 25C, each pot IW = 3mA @ VCC = 5V IW = 3mA @ VCC = 5V VSS = 0V dBV/ Hz Ref: 1V Rw(n)(actual) - Rw(n)(expected)(5) Rw(n + 1) - [Rw(n) + MI](5) Relative Linearity (2) Temperature Coefficient of RTOTAL Ratiometric Temp. Coefficient CH/CL/CW Potentiometer Capacitances See Macro model Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. (2) Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. (3) MI = RTOT / 255 or (RH - RL) / 255, single pot (4) During power up VCC > VH, VL, and VW. (5) n = 0, 1, 2, ...,255; m =0, 1, 2, ..., 254. REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 14 of 25 X9251 D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.) Limits Symbol ICC1 ICC2 ISB ILI ILO VIH VIL VOL VOH VOH Parameter VCC supply current (active) VCC supply current (nonvolatile write) VCC current (standby) Input leakage current Output leakage current Input HIGH voltage Input LOW voltage Output LOW voltage Output HIGH voltage Output HIGH voltage Min. Typ. Max. 400 Units A mA A A A V V V V V IOL = 3mA Test Conditions fSCK = 2.5 MHz, SO = Open, VCC=6V Other Inputs = VSS fSCK = 2.5MHz, SO = Open, VCC=6V Other Inputs = VSS SCK = SI = VSS, Addr. = VSS, CS = VCC = 6V VIN = VSS to VCC VOUT = VSS to VCC 1 5 3 10 10 VCC x 0.7 -1 VCC - 0.8 VCC - 0.4 VCC + 1 VCC x 0.3 0.4 IOH = -1mA, VCC +3V IOH = -0.4mA, VCC +3V ENDURANCE AND DATA RETENTION Parameter Minimum endurance Data retention Min. 100,000 100 Units Data changes per bit per register years CAPACITANCE Symbol CIN/OUT COUT CIN (6) (6) (6) Test Input / Output capacitance (SI) Output capacitance (SO) Input capacitance (A0, A1, CS, WP, HOLD, and SCK) Max. 8 8 6 Units pF pF pF Test Conditions VOUT = 0V VOUT = 0V VIN = 0V POWER-UP TIMING Symbol tr VCC(6) tPUR (7) (7) Parameter VCC Power-up rate Power-up to initiation of read operation Power-up to initiation of write operation Min. 0.2 Max. 50 1 50 Units V/ms ms ms tPUW A.C. TEST CONDITIONS Input Pulse Levels Input rise and fall times Input and output timing level VCC x 0.1 to VCC x 0.9 10ns VCC x 0.5 Notes: (6) This parameter is not 100% tested (7) tPUR and tPUW are the delays required from the time the (last) power supply (VCC-) is stable until the specific instruction can be issued. These parameters are periodically sampled and not 100% tested. REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 15 of 25 X9251 EQUIVALENT A.C. LOAD CIRCUIT 5V 1462 SO pin 2714 100pF SO pin CL 1217 100pF 10pF RW 3V 1382 RH CW 25pF CL 10pF SPICE Macromodel RTOTAL RL AC TIMING Symbol fSCK tCYC tWH tWL tLEAD tLAG tSU tH tRI tFI tDIS tV tHO tRO tFO tHOLD tHSU tHH tHZ tLZ TI tCS tWPASU tWPAH SSI/SPI clock frequency SSI/SPI clock cycle rime SSI/SPI clock high rime SSI/SPI clock low time Lead time Lag time SI, SCK, HOLD and CS input setup time SI, SCK, HOLD and CS input hold time SI, SCK, HOLD and CS input rise time SI, SCK, HOLD and CS input fall time SO output disable time SO output valid time SO output hold time SO output rise time SO output fall time HOLD time HOLD setup time HOLD hold time HOLD low to output in high Z HOLD high to output in low Z Noise suppression time constant at SI, SCK, HOLD and CS inputs CS deselect time WP, A0 setup time WP, A0 hold time 2 0 0 400 100 100 100 100 10 0 100 100 0 500 200 200 250 250 50 50 2 2 250 200 Parameter Min. Max. 2 Units MHz ns ns ns ns ns ns ns s s ns ns ns ns ns ns ns ns ns ns ns s ns ns REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 16 of 25 X9251 HIGH-VOLTAGE WRITE CYCLE TIMING Symbol tWR Parameter High-voltage write cycle time (store instructions) Typ. 5 Max. 10 Units ms XDCP TIMING Symbol tWRPO tWRL Parameter Wiper response time after the third (last) power supply is stable Wiper response time after instruction issued (all load instructions) Min. 5 5 Max. Units 10 10 s s SYMBOL TABLE WAVEFORM INPUTS Must be steady May change from Low to High May change from High to Low Don't Care: Changes Allowed N/A OUTPUTS Will be steady Will change from Low to High Will change from High to Low Changing: State Not Known Center Line is High Impedance . REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 17 of 25 X9251 TIMING DIAGRAMS Input Timing tCS CS tLEAD SCK tSU SI MSB tH tWL tCYC ... tWH ... tLAG tFI LSB tRI SO High Impedance Output Timing CS SCK tV SO MSB tHO ... tDIS ... LSB SI ADDR Hold Timing CS tHSU SCK ... tRO SO tHZ SI tHOLD HOLD tLZ tFO tHH REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 18 of 25 X9251 XDCP Timing (for All Load Instructions) CS SCK ... tWRL MSB ... LSB SI VWx SO High Impedance Write Protect and Device Address Pins Timing CS tWPASU WP A0 A1 (Any Instruction) tWPAH REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 19 of 25 X9251 APPLICATIONS INFORMATION Basic Configurations of Electronic Potentiometers VR +VR RW I Three terminal Potentiometer; Variable voltage divider Two terminal Variable Resistor; Variable current Application Circuits Noninverting Amplifier VS + - VO VIN 317 R1 R2 R1 VO (REG) Voltage Regulator Iadj R2 VO = (1+R2/R1)VS VO (REG) = 1.25V (1+R2/R1)+Iadj R2 Offset Voltage Adjustment R1 VS 100K - + TL072 10K 10K +12V 10K -12V VO R2 Comparator with Hysterisis VS - + VO VUL = {R1/(R1+R2)} VO(max) RLL = {R1/(R1+R2)} VO(min) } R1 } R2 20 of 25 REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. X9251 Application Circuits (continued) Attenuator C VS R1 - VS R3 R4 R1 = R2 = R3 = R4 = 10k R1 + VO R2 R + - VO Filter R2 VO = G VS -1/2 G +1/2 GO = 1 + R2/R1 fc = 1/(2RC) Inverting Amplifier R1 R2 Equivalent L-R Circuit } VS } - + VO C1 VS R2 + - VO = G VS G = - R2/R1 ZIN R1 R3 ZIN = R2 + s R2 (R1 + R3) C1 = R2 + s Leq (R1 + R3) >> R2 Function Generator C - + R2 R1 - + } RA } RB frequency R1, R2, C amplitude RA, RB REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 21 of 25 X9251 PACKAGING INFORMATION 24-Ball BGA (X9251TA/X9251UA) a a l j 1 A B 2 3 4 m 4 3 2 1 A B k C b D E F f D E F C b Top View (Bump Side Down) Bottom View (Bump Side Up) Note: Drawing not to scale d = Die Orientation mark c e Side View (Bump Side Down) Ball Matrix 4 3 2 1 A B C D E F RL1 RW1 VSS NC RW2 RL2 A1 SI RH1 RH2 HOLD SCK CS WP RH0 RH3 SO A0 RW0 RL0 VCC NC RL3 RW3 Millimeters Symbol Package Body Dimension X Package Body Dimension Y Package Height Body Thickness Ball Height Ball Diameter Ball Pitch-X Axis Ball Pitch-Y Axis Ball to Edge Spacing-Distance Along X Ball to Edge Spacing-Distance Along Y REV 1.1.5 7/2/01 Inches Max 2.787 4.565 0.710 0.470 0.240 0.336 Min 2.727 4.505 0.654 0.444 0.210 0.316 Nom. 2.757 4.535 0.682 0.457 0.225 0.326 0.5 0.5 Min 0.1074 0.1774 0.0258 0.0175 0.0083 0.0124 Nom. 0.1086 0.1786 0.0269 0.0180 0.0089 0.0128 0.0197 0.0197 Max 0.1097 0.1797 0.0280 0.0185 0.0094 0.0132 a b c d e f j k l m 0.594 0.983 0.629 1.018 0.664 1.053 0.0234 0.0387 0.0248 0.0401 0.0261 0.0414 22 of 25 www.xicor.com Characteristics subject to change without notice. X9251 PACKAGING INFORMATION 24-Lead Plastic, TSSOP, Package Code V24 .026 (.65) BSC .169 (4.3) .252 (6.4) BSC .177 (4.5) .303 (7.70) .311 (7.90) .047 (1.20) .0075 (.19) .0118 (.30) .002 (.06) .005 (.15) .010 (.25) Gage Plane 0-8 .020 (.50) .030 (.75) Detail A (20X) (0.42) (0.65) .031 (.80) .041 (1.05) See Detail "A" ALL MEASUREMENTS ARE TYPICAL Seating Plane (1.78) (4.16) (7.72) NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 23 of 25 X9251 PACKAGING INFORMATION 24-Lead Plastic, SOIC, Package Code S24 0.290 (7.37) 0.393 (10.00) 0.299 (7.60) 0.420 (10.65) Pin 1 Index Pin 1 0.014 (0.35) 0.020 (0.50) 0.598 (15.20) 0.610 (15.49) (4X) 7 0.092 (2.35) 0.105 (2.65) 0.003 (0.10) 0.012 (0.30) 0.050 (1.27) 0.050" Typical 0.010 (0.25) X 45 0.020 (0.50) 0.050" Typical 0.009 (0.22) 0.013 (0.33) 0.015 (0.40) 0.050 (1.27) 0.420" 0 - 8 FOOTPRINT 0.030" Typical 24 Places NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 24 of 25 X9251 ORDERING INFORMATION X9251 Device Y P T V VCC Limits Blank = 5V 10% -2.7 = 2.7 to 5.5V Temperature Range Blank = Commercial = 0C to +70C I = Industrial = -40C to +85C Package S24 = 24-Lead SOIC V24 = 24-Lead TSSOP B24 = 24-Lead XBGA Potentiometer Organization Pot U= 50K T= 100K S & V Package Marking Line #1 Line #2 Line #3 Line #4 (Blank) (Part Number) (Date Code) (*) (Blank) PART MARK CONVENTION 24 Lead XBGA X9251TB24 X9251TB24-2.7 X9251TB24I X9251TB24I-2.7 X9251UB24 X9251UB24-2.7 X9251UB24I X9251UB24I-2.7 Top Mark XAAZ XABL XACV XACX XACZ XADA XADB XADC = F 2.7V 0 to 70C G 2.7V -40 to +85C I 5V -40 to +85C LIMITED WARRANTY (c)Xicor, Inc. 2001 Patents Pending Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, or licenses are implied. TRADEMARK DISCLAIMER: Xicor and the Xicor logo are registered trademarks of Xicor, Inc. AutoStore, Direct Write, Block Lock, SerialFlash, MPS, and XDCP are also trademarks of Xicor, Inc. All others belong to their respective owners. U.S. PATENTS Xicor products are covered by one or more of the following U.S. Patents: 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829,482; 4,874,967; 4,883,976; 4,980,859; 5,012,132; 5,003,197; 5,023,694; 5,084,667; 5,153,880; 5,153,691; 5,161,137; 5,219,774; 5,270,927; 5,324,676; 5,434,396; 5,544,103; 5,587,573; 5,835,409; 5,977,585. Foreign patents and additional patents pending. LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence. Xicor's products are not authorized for use in critical components in life support devices or systems. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. REV 1.1.5 7/2/01 www.xicor.com Characteristics subject to change without notice. 25 of 25 |
Price & Availability of X9251US24 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |