![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
KM23V8105D(G) 8M-Bit (1Mx8 /512Kx16) CMOS MASK ROM FEATURES * Switchable organization 1,048,576 x 8(byte mode) 524,288 x 16(word mode) * Random access time/Page Access Time 3.3V Operation : 100/30ns(Max.) 3.0V Operation : 120/50ns(Max.) * 4 Words / 8 bytes page access * Supply voltage : single +3.0V/ single +3.3V * Current consumption Operating : 40mA(Max.) Standby : 30A(Max.) * Fully static operation * All inputs and outputs TTL compatible * Three state outputs * Package -. KM23V8105D : 42-DIP-600 -. KM23V8105DG : 44-SOP-600 CMOS MASK ROM GENERAL DESCRIPTION The KM23V8105D(G) is a fully static mask programmable ROM fabricated using silicon gate CMOS process technology, and is organized either as 1,048,576 x 8 bit(byte mode) or as 524,288 x 16 bit(word mode) depending on BHE voltage level.(See mode selection table) This device includes PAGE read mode function, page read mode allows 4 words(or 8 bytes) of data to read fast in the same page, CE and A2 ~ A18 should not be changed. This device operates with 3.0V or 3.3V power supply, and all inputs and outputs are TTL compatible. Because of its asynchronous operation, it requires no external clock assuring extremely easy operation. It is suitable for use in program memory of microprocessor, and data memory, character generator. The KM23V8105D is packaged in a 42-DIP and the KM23V8105DG in a 44-SOP. FUNCTIONAL BLOCK DIAGRAM A18 . . . . . . . . A2 A0~A1 A-1 X BUFFERS AND DECODER MEMORY CELL MATRIX (524,288x16/ 1,048,576x8) PIN CONFIGURATION A18 A17 A7 1 2 3 4 5 6 7 8 9 42 N.C 41 A8 40 A9 39 A10 38 A11 37 A12 36 A13 35 A14 34 A15 33 A16 32 BHE 31 VSS 30 Q15/A-1 29 Q7 28 Q14 27 Q6 26 Q13 25 Q5 24 Q12 23 Q4 22 VCC N.C 1 A18 A17 A7 A6 A5 A4 A3 A2 2 3 4 5 6 7 8 9 44 N.C 43 N.C 42 A8 41 A9 40 A10 39 A11 38 A12 37 A13 36 A14 35 A15 34 A16 33 BHE 32 VSS 31 Q15/A-1 30 Q7 29 Q14 28 Q6 27 Q13 26 Q5 25 Q12 24 Q4 23 VCC Y BUFFERS AND DECODER SENSE AMP. DATA OUT BUFFERS ... A6 A5 A4 A3 A2 A1 A0 10 CE 11 VSS 12 A1 10 A0 11 CE 12 VSS 13 OE 14 Q0 15 Q8 16 Q1 17 Q9 18 Q2 19 Q10 20 Q3 21 Q11 22 CE OE BHE Pin Name A0 - A1 A2 - A18 Q0 - Q14 Q15 /A-1 BHE CE OE VCC VSS N.C Pin Function Page Address Inputs Address Inputs Data Outputs Output 15(Word mode)/ LSB Address(Byte mode) Word/Byte selection Chip Enable Output Enable Power Ground No Connection CONTROL LOGIC Q0/Q8 Q7/Q15 DIP SOP OE 13 Q0 14 Q8 15 Q1 16 Q9 17 Q2 18 Q10 19 Q3 20 Q11 21 KM23V8105D KM23V8105DG KM23V8105D(G) ABSOLUTE MAXIMUM RATINGS Item Voltage on Any Pin Relative to VSS Temperature Under Bias Storage Temperature Symbol VIN TBIAS TSTG Rating CMOS MASK ROM Unit V C C -0.3 to +4.5 -10 to +85 -55 to +150 NOTE : Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to th e conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extendd periods may e affect device reliability. RECOMMENDED OPERATING CONDITIONS (Voltage reference to VSS, TA=0 to 70C) Item Supply Voltage Supply Voltage Symbol VCC VSS Min 2.7/3.0 0 Typ 3.0/3.3 0 Max 3.3/3.6 0 Unit V V DC CHARACTERISTICS Parameter Operating Current Standby Current(TTL) Standby Current(CMOS) Input Leakage Current Output Leakage Current Input High Voltage, All Inputs Input Low Voltage, All Inputs Output High Voltage Level Output Low Voltage Level Symbol ICC ISB1 ISB2 ILI ILO VIH VIL VOH VOL IOH=-400A IOL=2.1mA Test Conditions CE=OE=VIL, all outputs open CE=VIH, all outputs open CE=VCC, all outputs open VIN=0 to VCC VOUT=0 to VCC Min 2.0 -0.3 2.4 Max 40 500 30 10 10 VCC+0.3 0.6 0.4 Unit mA A A A A V V V V NOTE : Minimum DC Voltage(VIL) is -0.3V an input pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input pins(V is VCC+0.3V which, during transitions, may overshoot to V IH) CC+2.0V for periods <20ns. MODE SELECTION CE H L L OE X H L BHE X X H L Q15/A-1 X X Output Input Mode Standby Operating Operating Operating Data High-Z High-Z Q0~Q15 : Dout Q0~Q7 : Dout Q8~Q14 : Hi-Z Power Standby Active Active Active CAPACITANCE(TA=25C, f=1.0MHz) Item Output Capacitance Input Capacitance Symbol COUT CIN Test Conditions VOUT=0V VIN=0V MIN Max 12 12 Unit pF pF NOTE : Capacitance is periodically sampled and not 100% tested. KM23V8105D(G) CMOS MASK ROM AC CHARACTERISTICS (TA=0C to +70C, VCC=3.3V/3.0V0.3V, unless otherwise noted.) TEST CONDITIONS Item Input Pulse Levels Input Rise and Fall Times Input and Output timing Levels Output Loads Value 0.45V to 2.4V 10ns 1.5V 1 TTL Gate and CL=100pF READ CYCLE Item Read Cycle Time Chip Enable Access Time Address Access Time Page Address Access Time Output Enable Access Time Output or Chip Disable to Output High-Z Output Hold from Address Change NOTE : Page Address is determined as below. Word mode (BHE = VIH) : A0, A1 Byte mode (BHE = VIL) : A-1, A0, A1 Symbol tRC tACE tAA tPA tOE tDF tOH Vcc=3.3V0.3V Min 100 100 100 30 30 20 0 Max Vcc=3.0V0.3V Min 120 120 120 50 50 20 0 Max Unit ns ns ns ns ns ns ns KM23V8105D(G) TIMING DIAGRAM READ ADD A0~A18 A-1(*1) tACE CE tOE OE tOH DOUT D0~D7 D8~D15(*2) VALID DATA tAA CMOS MASK ROM ADD1 tRC ADD2 tDF(*3) VALID DATA PAGE READ CE tDF(*3) OE ADD A2~A18 ADD A0,A1 A-1(*1) tAA DOUT D0~D7 D8~D15(*2) 1 st tPA 2 nd 3 rd VALID DATA VALID DATA VALID DATA VALID DATA NOTES : *1. Byte Mode only. A-1 is Least Significant Bit Address.(BHE = VIL) *2. Word Mode only.(BHE = VIH) *3. tDF is defined as the time at which the outputs achieve the open circuit condition and is not referenced to V or VOL level. OH KM23V8105D(G) PACKAGE DIMENSIONS 42-DIP-600 CMOS MASK ROM 0.25 +0.10 -0.05 0.010 +0.004 -0.002 #42 #22 #1 52.82 MAX 2.080 52.420.20 2.0640.008 #21 3.910.20 0.1540.008 5.08 0.200MAX 15.24 0.600 13.800.20 0.5430.008 0~15 ( 0.81 ) 0.032 0.460.10 0.0180.004 1.27.10 0.0500.004 2.54 0.100 3.10.30 0.1220.012 0.38 MIN 0.015 44-SOP-600 #44 #23 0~8 16.040.30 12.600.20 0.6310.012 0.4960.008 15.24 0.600 0.800.20 0.0310.008 0.10 MAX 0.004 MAX #1 #22 +0.10 -0.05 0.008+0.004 -0.002 0.20 2.800.20 0.1100.008 3.10 0.122 MAX 28.95 MAX 1.140 28.500.20 1.1220.008 ( 0.915 ) 0.036 0.40 +0.100 -0.050 0.016+0.004 -0.002 1.27 0.050 0.05 MIN 0.002 |
Price & Availability of KM23V8105D
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |