Part Number Hot Search : 
KBPC5006 2SK1957 P25LD2 LBS13402 G2406 HCT541 HAL880 CEJ03
Product Description
Full Text Search
 

To Download LS7061 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 LSI/CSI
UL
(R)
LS7061/7063
(631) 271-0400 FAX (631) 271-0405
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747
A3800
Aug. 1998 32 BIT/DUAL 16 BIT BINARY UP COUNTER WITH BYTE MULTIPLEXED THREE-STATE OUTPUTS
FEATURES: * DC to 15 MHz Count Frequency * Byte Multiplexer * DC to 1 MHz Scan Frequency * +4.75V to +5.25V Operation (VDD-VSS) * Latch Provided for External High Speed Counter Byte, Effectively Extending Count Frequency to 3.84GHz * Three-State Data Outputs, Bus and TTL Compatible * Inputs TTL and CMOS Compatible * Unique Cascade Feature Allows Multiplexing of Successive Bytes of Data in Sequence in Multiple Counter Systems * LS7061, LS7063 (DIP); LS7061-S, LS7063-S (SOIC) (See Figures 1 & 2) DESCRIPTION: The LS7061/LS7063 is a monolithic, ion implanted MOS Silicon Gate, 32 bit/dual 16 bit up counter. The IC includes 40 latches, multiplexer, eight three-state binary data output drivers and output cascading logic. DESCRIPTION OF OPERATION: 32 (16) BIT BINARY UP COUNTER - LS7061 (LS7063) The 32 (16) bit static ripple through counter increments on the negative edge of the input count pulse. Maximum ripple time is 4s (2s) - transition count of 32 (16) ones to 32 (16) zeros. Guaranteed count frequency is DC to 15MHz. See Figure 8A (8B) for Block Diagram. COUNT - LS7061, COUNT A - LS7063 Input count pulses to the 32 (first 16) bit counter may be applied through this input. This input is the most significant bit of the external data byte. COUNT B - LS7063 Count pulses may be applied to the last 16 bits of the binary counter through this input. The counter advances on the negative transition of these pulses. RESET All 32 counter bits are reset to zero when RESET is brought low for a minimum of 1s. RESET must be high for a minimum of 300ns before next valid count can be recorded. COUNT B must be held low when RESET is brought low to ensure proper reset of Counter B for LS7063. TEST COUNT - LS7061 Count pulses may be applied to the last 16 bits of the binary counter through this input, as long as Bit 16 of the counter is a low. The counter advances on the negative transition of these pulses. This input is intended to be used for test purposes.
PIN ASSIGNMENT - TOP VIEW
PIN ASSIGNMENT - TOP VIEW
LSI LS7061
FIGURE 1
V DD (+V) (COUNT) B7 IN B3 OUT B6 IN B2 OUT B5 IN B1 OUT B4 IN B0 OUT
1 2 3 4 5 6 7 8 9
24 23 22 21 20 19 18 17 16 15 14 13
B4 OUT B5 OUT B0 IN B1 IN B6 OUT B2 IN B7 OUT B3 IN TEST COUNT SCAN RESET/LOAD ENABLE SCAN
R E S E T 10 CASCADE ENABLE OUT 11 Vss (-V) 12
V DD (+V) (COUNTA) B7 IN B3 OUT B6 IN B2 OUT B5 IN B1 OUT B4 IN B0 OUT RESET CASCADE ENABLE OUT Vss (-V)
1 2 3 4 5 6 7 8 9 10 11 12
24 23 22 21 20 19 18 17 16 15 14 13 FIGURE 2
B4 OUT B5 OUT B0 IN B1 IN B6 OUT B2 IN B7 OUT B3 IN COUNT B SCAN RESET/LOAD ENABLE SCAN
LATCHES - LS7061 (LS7063) 40 bits of latch are provided, eight for storage of the contents of a high speed external prescaling counter and the remaining 32 for the contents of the counter data. All latches are loaded when the LOAD input is brought low for a minimum of 1s and kept low until a minimum of 4s (2s) has elapsed from previous negative edge of count pulse (ripple time). Storage of valid data occurs when LOAD is brought high for a minimum of 250ns before next negative edge of count pulse or RESET.
LSI LS7063
7061/63-083198-1
SCAN COUNTER AND DECODER The scan counter is reset to the least significant byte position (State 1) when SCAN RESET input is brought low for a minimum of 1s. The scan counter is enabled for counting as long as the ENABLE input is held low. The counter advances to the next significant byte position on each negative transition of the SCAN pulse. When the scan counter advances to State 6 it disables the Output Drivers and stops in that state until SCAN RESET is again brought low. SCAN When the scan counter is enabled, each negative transition of this input advances the scan counter to its next state. When SCAN is low the Data Outputs are disabled. When SCAN is brought high the Data Outputs are enabled and present the latched counter data corresponding to the present state of the scan counter. Therefore, in microprocessor applications, the Data Output Bus may be utilized for other activities while new data is propagating to the outputs. This positive SCAN pulse can be viewed as a "Place the next byte on my bus" instruction from the microprocessor. Minimum positive and negative pulse widths of 500ns for the SCAN signal are required for scan counter operation. SCAN RESET/LOAD When this input is brought low for a minimum of 1s, the scan counter is reset to State 1, the least significant byte position, and the latches are simultaneously loaded with new count information.
ENABLE When this input is high, the scan counter and the Data Outputs are disabled. When ENABLE is low, the scan counter and Data Outputs are enabled for normal operation. Transition of this input should only be made while the SCAN input is in a low state in order to prevent false clocking of the scan counter. CASCADE ENABLE This output is normally high. It transitions low and stays low when the scan counter advances to State 6. In a multiple counter system this output is connected to the ENABLE input of the next counter in the cascade string. The SCAN input and SCAN RESET/LOAD input are carried to all the counters in the "Cascade". Counter 1 then presents its bytes of data to the Output Bus on each positive transition of the SCAN pulse as previously discussed. When State 6 of Counter 1 is achieved, Counter 2 presents its data to the Output Bus. This sequence continues until all counters in the cascade have been addressed. See Figure 5 for an illustration of a 3 device cascade design. This output is TTL and CMOS compatible. THREE-STATE DATA OUTPUT DRIVERS The eight Data Output Drivers are disabled when either ENABLE input is high, the scan counter is in State 6, or the SCAN input is low. The Output Drivers are TTL and Bus compatible.
tRSCPW
SCAN RESET
ENABLE
tRSCR
SCAN
tSCPW tSCPW
ST1 (int.)
ST2 (int.)
ST3 (int.) ST4 (int.) ST5 (int.) ST6 (int.)
ENABLE (int.)
tDCE tDCE tDOE valid LSB valid LSB+1 tDOD valid LSB +2 valid LSB+3 valid MSB
ENABLE (int.) CASCADE ENABLE DATA OUTPUTS
FIGURE 3. SCAN COUNTER & DECODER OUTPUTS TIMING DIAGRAM
7061/63-083198-2
ABSOLUTE MAXIMUM RATINGS: PARAMETER StorageTemperature Operating Temperature Voltage (any pin to VSS)
SYMBOL TSTG TA VIN
VALUE -55 to +150 0 to +70 +10 to -0.3
UNIT C C V
DC ELECTRICAL CHARACTERISTICS: (VDD = +5V 5%, VSS = 0V, TA = 0C to + 70C unless otherwise noted.) PARAMETER Power Supply Current Input High Voltage Input Low Voltage Output High Voltage CASCADE ENABLE SYMBOL IDD VIH VIL Min +3.5 0 MAX 15 VDD +0.6 UNIT mA V V CONDITIONS At Maximum Operating Frequency VDD = Max, Outputs No Load -
VOH
VDD-0.2 +2.4 +2.4 +2.0
-
V V V V
IO = 0, VDD = Min IO = -100A, VDD = Min IO = -260A, VDD = Min IO = -750A, VDD = Min
B0 - B7
Output Low Voltage CASCADE ENABLE
VOL
-
+0.2 +0.4 +0.4
V V V mA mA mA mA mA mA A pF pF A
IO = 0, VDD = Min IO = 1.6mA, VDD = Min IO = 1.6mA, VDD = Min VO = +1.2V, VDD = Min VO = +0.8V, VDD = Min VO = +0.4V, VDD = Min VO = +1.2V, VDD = Min VO = +0.8V, VDD = Min VO = +0.4V, VDD = Min VO = +.4V to +2.4V,VDD = Min TA = 25C, f = 1MHz TA = 25C, f = 1MHz VDD = Max
B0 - B7 Output Source Current B0 - B7 Outputs Output Sink Current B0 - B7 Outputs Output Leakage Current B0 - B7 (Off State) Input Capacitance Output Capacitance Input Leakage Current ENABLE, RESET, SCAN Input Current *SCAN RESET/LOAD **B0-B7, COUNT B, TEST COUNT Isource 3.0 4.8 7.3 5.7 4.0 2.2 -
Isink
IOL CIN COUT ILI
1 6 12 1
IIH IIL IIH IIL
-
-2.5 -5 5 1
A A A A
VDD = Max, VIH = +3.5 VDD = Max, VIL = 0 VDD = Max, VIH = +3.5 VDD = Max, VIL = 0
*Input has internal pull-up resistor to VDD ** Inputs have internal pull-down resistor to VSS
The information included herein is believed to be accurate and reliable. However, LSI Computer Systems, Inc. assumes no responsibilities for inaccuracies, nor for any infringements of patent rights of others which may result from its use.
7061/63-090198-3
DYNAMIC ELECTRICAL CHARACTERISTICS: (Refer to Figure 3, Timing Diagram) (VDD = +5V 5%, VSS = 0V, TA = 0C to +70C unless otherwise noted.) PARAMETER Count Frequency (All Count inputs) Count Pulse Width (All Count Inputs) Count Rise & Fall time (Pins 2, 16) Count Ripple Time (Pins 2 - LS7061) Count Ripple Time (Pin 13 - LS7061) (Pins 2,13 - LS7063) RESET Pulse Width (All Counter Stages Fully Reset) RESET Removal Time (Reset Removed From All Counter Stages) SCAN Frequency SCAN Pulse Wildth SCAN RESET/LOAD Pulse Width (All latches loaded and Scan Counter Reset to Least Significant Byte) SCAN RESET/LOAD Removal Time (Reset Removed from Scan Counter; Load Command Removed From Latches) Output Disable Delay Time (B0 - B7) Output ENABLE Delay Time (B0 - B7) SYMBOL fc MIN DC 30 MAX 15 UNIT MHz ns CONDITIONS Measured at 50% point, Max tr, tf = 10ns -
tCPW tr, tf tCR tCR tRPW
-
30
s
-
4
s
Transition from32 ones to 32 zeros from negative edge of count pulse Transition of 16 bits from all ones to all zeros from negative edge of count pulse Measured at 50% point Max tr, tf = 200ns
-
2
s
500
-
ns
tRR
-
250
ns
Measured from RESET signal at VIH
fSC tSCPW tRSCPW
500 1
1 -
MHz ns s
Measured at 50% point Max tr, tf = 100ns Measured at 50% point Max tr, tf = 200ns
tRSCR
-
250
ns
Measured from SCAN RESET/ LOAD at VIH
tDOD
-
200
ns
tDOE
-
200
ns
Output Delay Time CASCADE ENABLE
tDCE
-
300
ns
Transition to Output High Impedance State Measured From Scan at VIL or ENABLE at VIH Transition to Valid On State Measured from Scan at VIH and ENABLE at VIL; Delay to Valid Data Levels for COL =10pF and one TTL Load or Valid Data Currents for High Capacitance Loads Negative Transition from Scan at VIL and ST5 of Scan Counter or Positive Transition From SCAN RESET/LOAD at VIL to Valid Data Levels for COL = 10pF and one TTL Load
7061/63-083198-4
tRPW
RESET
tRPW
tRR + tCPW
COUNT
tRSCR
tRR+tCPW
LOAD
tCPW
tCR
tCPW
tRSCPW
FIGURE 4. COUNTER TIMING DIAGRAM
OUTPUT DATA BUS
A CE EN SC RESET SC
B CE EN SC RESET SC
C CE EN SC RESET SC
END OF SCAN
ENABLE SCAN RESET
SCAN
FIGURE 5.
ILLUSTRATION OF A 3 DEVICE CASCADE
7061/63-083198-5
SCAN RESET
ENABLE
SCAN
CASCADE ENABLE A CASCADE ENABLE B CASCADE ENABLE C (END OF SCAN) DATA BYTE ON BUS PACKAGE
1
2
3 A
4
5
1
2
3 B
4
5
1
2
3 C
4
5
FIGURE 6. TIMING DIAGRAM FOR THE 3 DEVICE CASCADE
FIGURE 7. APPLICATION EXAMPLE: HIGH SPEED DIFFERENTIAL ENERGY ANALYZER
LS7061 OR LS7063 VOLTAGE DISCRIMINATORS
DETECTOR
PRESCALERS EN SCAN
B U S
RADIATION PULSE Pulse voltage proportional to energy of radiation
CE
PROCESSOR
EN CE
EN CE
CASCADE ENABLE
NOTE : The processor subtracts counts from successive counters to determine the differential energy spectrum
7061/63-083198-6
FIGURE 8A.
LS7061 BLOCK DIAGRAM
CASCADE ENABLE
11
DATA OUT LSB MSB
B0 B1 B2 B3 B4 B5 B6 B7 V DD V SS
1 12
+V -V
14 13 15
9
7
5
3
24
23 20 18
ENABLE SCAN SCAN RESET/LOAD
6 STATE STATIC SCAN COUNTER AND DECODER CSC (STOPS IN STATE 6 UNTIL SCAN RESET CAUSES RESET TO STATE ONE) RSC ST1 ST2 ST3 ST4 ST5
ST6 ENABLE THREE STATE EN OUTPUT DRIVERS
8 BITS
8 BIT MUX BUS
G
MUX GATE
G
MUX GATE
G
MUX GATE
G
MUX GATE
G
MUX GATE
8 BIT LATCH
LOAD
LOAD
8 BIT LATCH
LOAD
8 BIT LATCH
LOAD
8 BIT LATCH
LOAD
8 BIT LATCH
B0 C R
B7 8 BIT BINARY COUNTER
B0 C R
B7 8 BIT BINARY COUNTER
B0 C R
B7 8 BIT BINARY COUNTER
B0
B7 8 BIT BINARY COUNTER
C R
10 22 19 21 8 4 16
RESET (COUNT) TEST COUNT
B0
B1
B2 17 B4 6 B6 2 B3 B5 B7 DATA IN
FIGURE 8B.
LS7063 BLOCK DIAGRAM
CASCADE ENABLE
11
DATA OUT LSB MSB
B0 B1 B2 B3 B4 B5 B6 B7 V DD V SS
1 12
+V -V
14 13
9
7
5
3
24 23 20
18
ENABLE SCAN
SCAN RESET/LOAD 15
6 STATE STATIC SCAN COUNTER AND CSC DECODER (STOPS IN STATE 6 UNTIL SCAN RESET RSC CAUSES RESET TO STATE ONE) ST1 ST2 ST3 ST4 ST5
ST6 ENABLE EN THREE STATE OUTPUT DRIVERS 8 BITS
8 BIT MUX BUS
G
MUX GATE
G
MUX GATE
G
MUX GATE
G
MUX GATE
G
MUX GATE
8 BIT LATCH
LOAD
LOAD
8 BIT LATCH
LOAD
8 BIT LATCH
LOAD
8 BIT LATCH
LOAD
8 BIT LATCH
B0 C R
B7 8 BIT BINARY COUNTER
B0 C R
B7 8 BIT BINARY COUNTER
B0 C R
B7 8 BIT BINARY COUNTER
B0 C R
B7 8 BIT BINARY COUNTER
16 22 19 21 8 17 4 6
10
COUNT B
2
RESET
B0
B2
B4
B6
B1
B3
B5
B7
(COUNT A)
DATA IN


▲Up To Search▲   

 
Price & Availability of LS7061

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X