Part Number Hot Search : 
74HC160N PB114024 TN2124 KTC2875 IT8705AF CS9LASI 30106 11DQ03
Product Description
Full Text Search
 

To Download 74HCT109 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
* The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications * The IC06 74HC/HCT/HCU/HCMOS Logic Package Information * The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT109 Dual JK flip-flop with set and reset; positive-edge trigger
Product specification Supersedes data of December 1990 File under Integrated Circuits, IC06 1997 Nov 25
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
FEATURES * J, K inputs for easy D-type flip-flop * Toggle flip-flop or "do nothing" mode * Output capability: standard * ICC category: flip-flops GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) inputs, set QUICK REFERENCE DATA GND = 0 V; Tamb = 25 C; tr = tf = 6 ns
74HC/HCT109
(SD) and reset (RD) inputs; also complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by tying the J and K inputs together. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
TYPICAL SYMBOL tPHL/ tPLH PARAMETER propagation delay nCP to nQ, nQ nSD to nQ, nQ nRD to nQ, nQ fmax CI CPD Notes 1. CPD is used to determine the dynamic power dissipation (PD in W): PD = CPD x VCC2 x fi + (CL x VCC2 x fo) where: fi = input frequency in MHz fo = output frequency in MHz (CL x VCC2 x fo) = sum of outputs CL = output load capacitance in pF VCC = supply voltage in V 2. For HC the condition is VI = GND to VCC For HCT the condition is VI = GND to VCC - 1.5 V. ORDERING INFORMATION See "74HC/HCT/HCU/HCMOS Logic Package Information". maximum clock frequency input capacitance power dissipation capacitance per flip-flop notes 1 and 2 CL = 15 pF; VCC = 5 V 15 12 12 75 3.5 20 17 14 15 61 3.5 22 ns ns ns MHz pF pF CONDITIONS HC HCT UNIT
1997 Nov 25
2
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
PIN DESCRIPTION PIN NO. 1, 15 2, 14, 3, 13 4, 12 5, 11 6, 10 7, 9 8 16 SYMBOL 1RD, 2RD 1J, 2J, 1K, 2K 1CP, 2CP 1SD, 2SD 1Q, 2Q 1Q, 2Q GND VCC NAME AND FUNCTION
74HC/HCT109
asynchronous reset-direct input (active LOW) synchronous inputs; flip-flops 1 and 2 clock input (LOW-to-HIGH, edge-triggered) asynchronous set-direct input (active LOW) true flip-flop outputs complement flip-flop outputs ground (0 V) positive supply voltage
Fig.1 Pin configuration.
Fig.2 Logic symbol.
Fig.3 IEC logic symbol.
1997 Nov 25
3
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
FUNCTION TABLE OPERATING MODE asynchronous set asynchronous reset undetermined toggle load "0" (reset) load "1" (set) hold "no change" Notes INPUTS SD L H L H H H H RD H L L H H H H CP X X X J X X X h l h l
74HC/HCT109
OUTPUTS K X X X l l h h Q H L H q L H q Q L H H q H L q
Fig.4 Functional diagram.
1. H = HIGH voltage level h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition L = LOW voltage level I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition q = lower case letters indicate the state of the referenced output one set-up time prior to the LOW-to-HIGH CP transition X = don't care = LOW-to-HIGH CP transition
handbook, full pagewidth
Q C K Q J C C C C C C C
S
R C CP C
MBK217
Fig.5 Logic diagram (one flip-flop).
PACKAGE OUTLINES See "74HC/HCT/HCU/HCMOS Logic Package Outlines". 1997 Nov 25 4
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard ICC category: flip-flops AC CHARACTERISTICS FOR 74HC GND = 0 V; tr = tf = 6 ns; CL = 50 pF Tamb (C) SYMBOL PARAMETER min. tPHL/ tPLH propagation delay nCP to nQ, nQ propagation delay nSD to nQ propagation delay nSD to nQ propagation delay nRD to nQ propagation delay nRD to nQ output transition time 80 16 14 80 set or reset pulse 16 width HIGH or LOW 14 70 removal time 14 nSD, nRD to nCP 12 70 set-up time 14 nJ, nK to nCP 12 5 hold time 5 nJ, nK to nCP 5 clock pulse width HIGH or LOW maximum clock pulse frequency 6.0 30 35 74HC +25 typ. 50 18 14 30 11 9 41 15 12 41 15 12 39 14 11 19 7 6 19 7 6 14 5 4 19 7 6 17 6 5 0 0 0 22 68 81 max. 175 35 30 120 24 20 155 31 26 185 37 31 170 34 29 75 15 13 100 20 17 100 20 17 90 18 15 90 18 15 5 5 5 5.0 24 28 5 -40 to +85 min. max. 220 44 37 150 30 26 195 39 33 230 46 39 215 43 37 95 19 16 120 24 20 120 24 20 105 21 18 105 21 18 5 5 5 4.0 20 24 -40 to +125 min. max. 265 53 45 180 36 31 235 47 40 280 56 48 255 51 43 110 22 19 ns UNIT
74HC/HCT109
TEST CONDITIONS VCC WAVEFORMS (V) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0
Fig.6
tPLH
ns
Fig.7
tPHL
ns
Fig.7
tPHL
ns
Fig.7
tPLH
ns
Fig.7
tTHL/ tTLH
ns
Fig.6
tW
ns
Fig.6
tW
ns
Fig.7
trem
ns
Fig.7
tsu
ns
Fig.6
th
ns
Fig.6
fmax
MHz
Fig.6
1997 Nov 25
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard ICC category: flip-flops AC CHARACTERISTICS FOR 74HCT GND = 0 V; tr = tf = 6 ns; CL = 50 pF Tamb (C) SYMBOL PARAMETER min. tPHL/ tPLH tPLH tPHL tPHL tPLH tTHL/ tTLH tW tW trem tsu th fmax propagation delay nCP to nQ, nQ propagation delay nSD to nQ propagation delay nSD to nQ propagation delay nRD to nQ propagation delay nRD to nQ output transition time clock pulse width 18 HIGH or LOW set or reset pulse width 16 HIGH or LOW removal time 16 nSD, nRD to nCP set-up time nJ, nK to nCP hold time nJ, nK to nCP maximum clock pulse frequency 18 3 27 74HCT +25 typ. 20 13 19 19 16 7 9 8 8 8 -3 55 max. 35 26 35 35 32 15 23 20 20 23 3 22 -40 to +85 min. max. 44 33 44 44 40 19 27 24 24 27 3 18 -40 to +125 min. max. 53 39 53 53 48 22 ns ns ns ns ns ns ns ns ns ns ns
74HC/HCT109
TEST CONDITIONS UNIT VCC WAVEFORMS (V)
4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5
Fig.6 Fig.7 Fig.7 Fig.7 Fig.7 Fig.6 Fig.6 Fig.7 Fig.7 Fig.6 Fig.6 Fig.6
MHz
1997 Nov 25
6
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
AC WAVEFORMS
74HC/HCT109
The shaded areas indicate when the input is permitted to change for predictable output performance.
Fig.6
Waveforms showing the clock (nCP) to output (nQ, nQ) propagation delays, the clock pulse width, the nJ, nK to nCP set-up, the nCP to nJ, nK hold times, the output transition times and the maximum clock pulse frequency.
handbook, full pagewidth
nCP INPUT
VM(1)
trem
nSD INPUT
VM(1)
tW
trem tW
nRD INPUT
VM(1)
tPLH
tPHL
nQ OUTPUT
VM(1)
tPHL
tPLH
nQ OUTPUT
VM(1)
MBK216
(1) HC: VM = 50%; VI = GND to VCC. HCT: VM = 1.3 V; VI = GND to 3 V.
Fig.7
Waveforms showing the set (nSD) and reset (nRD) input to output (nQ, nQ) propagation delays, the set and reset pulse widths and the nRD, nSD to nCP removal time.
1997 Nov 25
7
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
SOLDERING Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). DIP SOLDERING BY DIPPING OR BY WAVE The maximum permissible temperature of the solder is 260 C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (Tstg max). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 C, contact may be up to 5 seconds. SO, SSOP and TSSOP REFLOW SOLDERING Reflow soldering techniques are suitable for all SO, SSOP and TSSOP packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. 1997 Nov 25 8
74HC/HCT109
Typical reflow temperatures range from 215 to 250 C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 C. WAVE SOLDERING Wave soldering can be used for all SO packages. Wave soldering is not recommended for SSOP and TSSOP packages, because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering is used - and cannot be avoided for SSOP and TSSOP packages - the following conditions must be observed: * A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. * The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end. Even with these conditions: * Only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369-1) or SSOP20 (SOT266-1). * Do not consider wave soldering TSSOP packages with 48 leads or more, that is TSSOP48 (SOT362-1) and TSSOP56 (SOT364-1). During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 C within 6 seconds. Typical dwell time is 4 seconds at 250 C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. REPAIRING SOLDERED JOINTS Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 C.
Philips Semiconductors
Product specification
Dual JK flip-flop with set and reset; positive-edge trigger
DEFINITIONS Data sheet status Objective specification Preliminary specification Product specification Limiting values
74HC/HCT109
This data sheet contains target or goal specifications for product development. This data sheet contains preliminary data; supplementary data may be published later. This data sheet contains final product specifications.
Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Where application information is given, it is advisory and does not form part of the specification. LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.
1997 Nov 25
9


▲Up To Search▲   

 
Price & Availability of 74HCT109

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X