|
|
 |
ICS
|
Part No. |
M2006-03
|
OCR Text |
... output clocks are differential lvpecl compatible Two downstream clocks, frequency-selectable One upstream clock, frequency-selectable RE...lvcmos/LVTTL. For US_CLK_SEL1:0 : Logic 1 1 sets divider to 12 " 10 " ""6 " 01 " ""3 " 00 " ""1 Down... |
Description |
SAW PLL for Frequency Translation with Add/Drop feature and Hitless Switching option
|
File Size |
223.26K /
6 Page |
View
it Online |
Download Datasheet
|
|
|
 |
ICS
|
Part No. |
M2006-04
|
OCR Text |
... reference inputs support LVDS, lvpecl, as well as single-ended lvcmos, LVTTL Power-up frequency translation ratio of x32 useful for 19.44MHz input and 155.52 or 622.08MHz output Single 3.3V power supply Small 9 x 9 mm SMT (surface mount... |
Description |
VCSO Frequency Translator
|
File Size |
300.56K /
12 Page |
View
it Online |
Download Datasheet
|
|
|
 |
ICS
|
Part No. |
M2006-11 M2006-21 M2006-11-622.0800
|
OCR Text |
... reference inputs support LVDS, lvpecl, as well as single-ended lvcmos, LVTTL
Figure 1: Pin Assignment
Example Input / Output Frequency Combinations
Input Clock VCSO Output (MHz) Freq1 (MHz) Freq (MHz) 19.44 19.53125 622.08 625.00 62... |
Description |
PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36 SAW PLL for Frequency Translation with Add/Drop feature and Hitless Switching option
|
File Size |
312.67K /
14 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Integrated Circuit System
|
Part No. |
M2006-12
|
OCR Text |
...lock output pairs. Differential lvpecl. P Divider controls. lvcmos/LVTTL. (For P0_SEL, P1_SEL, see Table 5 on pg. 3. Reference clock input pair 1. Differential lvpecl or LVDS. Reference clock input selection. lvcmos/LVTTL: Logic 1 selects D... |
Description |
VCSO BASED FEC CLOCK PLL
|
File Size |
262.41K /
8 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|