# 2 Amp Source/ Sink Bus Termination Regulator

# **Product Description**

The CM3106 is a sinking and sourcing regulator specifically designed for providing power to DDR memory terminating resistors and companion chip set  $V_{TT}$  power. The output voltage accurately tracks  $V_{DDQ}/2$ . The CM3106 can source and sink current up to 2 A, ideal for DDR–I memory systems, and 1.2 A for DDR–II systems, while maintaining a load regulation of 0.5% in either application.

The CM3106 provides over current and over temperature protection which protects the device from excessive heating due to high current and high temperature. A shutdown capability using an external transistor reduces power consumption and provides a high impedance output.

The CM3106 is housed in an 8-lead SOIC RoHS-compliant package.

#### **Features**

- Ideal for DDR-I and DDR-II V<sub>TT</sub> Applications
- Sinks and Sources 2.0A for DDR-I
- Over Current Protection
- Over Temperature Protection
- Integrated Power MOSFETs
- Excellent Accuracy (0.5% Load Regulation)
- Pin and Functionally Compatible with LP2995
- 8-Lead SOIC Package
- These Devices are Pb-Free and are RoHS Compliant

# **Applications**

- Single and Dual Channel DDR Memory Bus Termination
- Active Termination Buses
- Graphics Card Memory Termination



# ON Semiconductor®

http://onsemi.com



SOIC-8 SM SUFFIX CASE 751

# **MARKING DIAGRAM**



XXXXXX = CM3106-12SM A = Assembly Location

Y = Year WW = Work Week = Pb-Free Package

# **ORDERING INFORMATION**

| Device      | Package             | Shipping <sup>†</sup> |
|-------------|---------------------|-----------------------|
| CM3106-12SM | SOIC-8<br>(Pb-Free) | 2500/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

1

# SIMPLIFIED ELECTRICAL SCHEMATIC



**Table 1. PIN DESCRIPTIONS** 

| Lead(s) | Name               | Description              |  |
|---------|--------------------|--------------------------|--|
| 1       | NC                 | No Connect               |  |
| 2       | GND                | Ground                   |  |
| 3       | V <sub>SENSE</sub> | Feedback                 |  |
| 4       | $V_{REF}$          | Reference Output, VDDQ/2 |  |
| 5       | $V_{\mathrm{DDQ}}$ | V <sub>DDQ</sub> Input   |  |
| 6       | $AV_{IN}$          | Analog Input             |  |
| 7       | PV <sub>IN</sub>   | Power Input              |  |
| 8       | V <sub>TT</sub>    | Output                   |  |

**PACKAGE / PINOUT DIAGRAM** 



#### **SPECIFICATIONS**

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Parameter                                          | Rating                             | Units |
|----------------------------------------------------|------------------------------------|-------|
| AV <sub>IN</sub> Operating Supply Voltage          | 7                                  | V     |
| V <sub>DDQ</sub> Input Voltage                     | 7                                  | V     |
| Pin Voltages V <sub>TT</sub> Output Any other pins | 7<br>7                             | V     |
| ESD (HBM)                                          | ±2000                              | V     |
| Storage Temperature Range                          | -40 to +150                        | °C    |
| Operating Temperature Range<br>Ambient<br>Junction | -40 to +85 (Note 1)<br>-40 to +150 | °C    |
| Power Dissipation (Note 1)                         | Internally Limited                 | W     |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

<sup>1.</sup> These devices must be derated based on thermal resistance at elevated temperatures. The device packaged in an 8–lead SOIC leadframe must be derated at  $\theta_{JA} = 151$ °C/W.  $\theta_{JA}$  of the 8–lead PSOP is 40°C/W.

**Table 3. STANDARD OPERATING CONDITIONS** 

| Parameter                     | Rating   | Units |
|-------------------------------|----------|-------|
| V <sub>DDQ</sub>              | 2.5      | V     |
| AV <sub>IN</sub>              | 2.5      | V     |
| PV <sub>IN</sub>              | 2.5      | V     |
| Ambient Operating Temperature | 0 to +70 | °C    |
| C <sub>TT</sub>               | 220 ±20% | μF    |

Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note 1)

| Symbol                                    | Parameter                                             | Conditions                                                                                 | Min        | Тур        | Max                     | Units    |
|-------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|------------|-------------------------|----------|
| V <sub>IN</sub>                           | Input Voltage Range V <sub>DDQ</sub> AV <sub>IN</sub> |                                                                                            | 2.2<br>2.2 | 2.5<br>2.5 | AV <sub>IN</sub><br>5.5 | ٧        |
| Icc                                       | AV <sub>IN</sub> Quiescent Current                    | I <sub>VTT</sub> = 0 A                                                                     |            | 450        |                         | μΑ       |
| V <sub>RLOAD</sub>                        | Load Regulation                                       | $0 \text{ A} \le I_{VTT} \le 2.0 \text{ A or } -2.0 \text{ A} \le I_{VTT} \le 0 \text{ A}$ |            | 6.25       |                         | mV       |
| V <sub>REF</sub>                          | Output Reference Voltage                              | V <sub>DDQ</sub> = 2.5 V, I <sub>REF</sub> = 0 A                                           | 1.225      | 1.25       | 1.275                   | ٧        |
| VOS <sub>VTT</sub>                        | Output Offset from V <sub>REF</sub>                   |                                                                                            | -20        |            | 20                      | mV       |
| Z <sub>REF</sub>                          | V <sub>REF</sub> Output Impedance                     | -5 μA ≤ I <sub>REF</sub> ≤ 5 μA                                                            |            | 5          |                         | kΩ       |
| Z <sub>VDDQ</sub>                         | V <sub>DDQ</sub> Input Impedance                      |                                                                                            |            | 100        |                         | kΩ       |
| I <sub>LIM</sub>                          | V <sub>TT</sub> Current Limit                         |                                                                                            |            | 2.5        |                         | Α        |
| T <sub>DISABLE</sub><br>T <sub>HYST</sub> | Shutdown Temperature<br>Thermal Hysteresis            |                                                                                            |            | 150<br>50  |                         | °C<br>°C |

<sup>1.</sup> Operating Characteristics are over Standard Operating Conditions unless otherwise specified.

# PERFORMANCE INFORMATION

Typical DC Characteristics (nominal conditions unless otherwise specified)



Figure 1. Output Voltage with AV<sub>IN</sub> Supply (V<sub>DDQ</sub> = 2.5 V)



Figure 2. Load Regulation (Sink)

# PERFORMANCE INFORMATION (Cont'd)

# Typical DC Characteristics (nominal conditions unless otherwise specified)



Figure 3. Reference Voltage with  $AV_{IN}$  Supply ( $V_{DDQ} = 2.5 \text{ V}$ )



Figure 4. Load Regulation (Source)



Figure 5. Over Current Limit (Sink)



Figure 6. AV<sub>IN</sub> Supply Current with Supply Voltage

# PERFORMANCE INFORMATION (Cont'd)

Typical DC Characteristics (nominal conditions unless otherwise specified)



Figure 7. Over Current Limit (Source)



Figure 8. Load Transient (0 A to 2.0 A Sink)



Figure 9. Line Transient (0 A to 2.0 A Sink)

## PERFORMANCE INFORMATION (Cont'd)

#### Typical Thermal Characteristics (nominal conditions unless otherwise specified)

The overall junction to ambient thermal resistance  $(\theta_{JA})$  for device power dissipation  $(P_D)$  consists primarily of two paths in series. The first path is the junction to the case  $(\theta_{JC})$  which is defined by the package style, and the second path is case to ambient  $(\theta_{CA})$  thermal resistance which is dependent on board layout. The final operating junction temperature for any set of conditions can be estimated by the following thermal equation:

$$T_{JUNC} = T_{AMB} + P_D (\theta_{JC}) + P_D (\theta_{CA})$$
$$= T_{AMB} + P_D (\theta_{JA})$$

When a CM3106–12SM is mounted on a double sided printed circuit board with two square inches of copper allocated for "heat spreading", the resulting  $\theta_{JA}$  is 151°C/W. Based on the over temperature limit of 150°C with an ambient of 70°C, the available power of this package will be:

$$P_D = (150^{\circ}C - 85^{\circ}C) / 151^{\circ}C/W = 0.43 W$$

Since the  $\theta_{JA}$  of the CM3106–12SB (PSOP) is 40°C/W, the available power for this package will be:

$$P_D = (150^{\circ}C - 85^{\circ}C) / 40^{\circ}C/W = 1.625 W$$

# **DDR Memory Application**

Since the output voltage is 1.25 V, and the device can either source current from  $V_{DD}$  or sink current to Ground, the power dissipated in the device at any time is 1.25 V times the current load. This means the the maximum average RMS current (in either direction) is 0.344 A for the CM3106–12SM and 1.3 A for the CM3106–12SB. The maximum instantaneous current is specified at 2 A, so this condition should not be exceeded for more than 17% of the time for the CM3106–12SM and 65% of the time for the CM3106–12SB. It is highly unlikely in most usage of DDR memory that this might occur, because it means the DDR memory outputs are either all high or all low for 17% (SOIC) and 65% (PSOP) of the time.

If the ambient temperature is  $40^{\circ}$ C instead of  $85^{\circ}$ C, which is typically the maximum in most DDR memory applications, the power dissipated ( $P_D$ ) can be 0.73 W, for the CM3106–12SM and 2.75 W for the CM3106–12SB. So the maximum average RMS current increases from 0.42 A to 0.58 A for the CM3106–12SM and a maximum instantaneous current of 2 A should not be exceeded for more than 29% of the time. For CM3106–12SB, the

maximum RMS current increases from 1.3 A to 2.2 A. Thus, the maximum continuous current can be 2 A all the time.



Figure 10. Duty Cycle vs. Ambient Temperature (I<sub>LOAD</sub> = 2.0 A)



Figure 11. Duty Cycle vs. Output Current (Temp = 70°C)

# PERFORMANCE INFORMATION (Cont'd)

1.27

# Typical Thermal Characteristics (cont'd) (nominal conditions unless otherwise specified)

The theoretical calculations of these relationships show the safe operating area of the CM3106 in the SOIC package.

Thermal characteristics were measured using a double sided board with two square inches of copper area connected to the GND pins for "heat spreading".

Measurements showing performance up to a junction temperature of 150°C were performed under light load

conditions (5 mA). This allows the ambient temperature to be representative of the internal junction temperature.

NOTE: The use of multi-layer board construction with separate ground and power planes will further enhance the overall thermal performance.



Figure 12. Reference Voltage vs. Temperature





Figure 14. AVIN Quiescent Current vs. Temperature

#### APPLICATION INFORMATION



Figure 15. Typical Application Circuit

# **PCB Layout Considerations**

The CM3106–12SB has a heat spreader attached to the underneath of the PSOP–8 package in order for heat to be transferred much easier from the package to the PCB. The heat spreader is a copper pad of dimensions just smaller than the package itself. By positioning the matching pad on the PCB top layer to connect to the spreader during manufacturing, the heat will be transferred between the two pads. The drawing below shows the recommended PCB layout. Note that there are six vias on either side to allow the heat to dissipate into the ground and power planes on the

inner layers of the PCB. Vias can be placed underneath the chip, but this can cause blockage of the solder. The ground and power planes should be at least 2 sq in. of copper by the vias. It also helps dissipation to spread if the chip is positioned away from the edge of the PCB, and not near other heat dissipating devices. A good thermal link from the PCB pad to the rest of the PCB will ensure a thermal link from the CM3106 package to ambient,  $\theta_{JA}$ , of around  $40^{\circ}\text{C/W}$ .



Figure 16. Recommended Heat Sink PCB Layout

#### PACKAGE DIMENSIONS

# SOIC-8 NB CASE 751-07 **ISSUE AK**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT
- MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| С   | 1.35        | 1.75  | 0.053     | 0.069 |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |
| Н   | 0.10        | 0.25  | 0.004     | 0.010 |
| J   | 0.19        | 0.25  | 0.007     | 0.010 |
| K   | 0.40        | 1.27  | 0.016     | 0.050 |
| M   | 0 °         | 8 °   | 0 °       | 8 °   |
| N   | 0.25        | 0.50  | 0.010     | 0.020 |
| S   | 5.80        | 6.20  | 0.228     | 0.244 |

## **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative