

# L99LD01

# High efficiency constant current LED driver for automotive applications



# Features

| Max V <sub>BATT</sub>                                 | 40        | V   |
|-------------------------------------------------------|-----------|-----|
| Operation supply battery voltage<br>V <sub>BATT</sub> | 5.6 - 24  | V   |
| Oscillator frequency range                            | 100 - 500 | KHZ |

- Automotive qualified
- Constant current operation
- Current LED settable by external sensing resistor and adjustable via SPI
- Converter switching frequency adjustable by external resistor (R<sub>SF</sub>)
- EMC reduction by internal spread spectrum dither oscillator
- Low frequency PWM dimming operation.
- Maximum input current limiter
- Maximum switching duty cycle limiter
- Slope compensation adjustable by external resistor (R9)
- Battery overvoltage shut down protection (ext. R3, R4 resistors required)
- Led chain OV detection (ext. R5, R6)
- Multiplexed output for monitoring and control of LED temperature (external NTC resistor required), voltage of LED chain, and low frequency PWM
- SPI communication serial interface transceiver (SDI, SDO, SCK, CSN)
- Regulated output for micro supply 5 V ± 2 % -20 mA

#### Datasheet - preliminary data

- Parameter programming and settings of internal memory registers by the dedicated SPI interface:
  - LED current reference adjusting (± 66.7 %)
  - Maximum input current limiter reference adjusting (± 55.5 %)
  - Random dither frequency sweeping, modulation frequency and deviation percentage
- Power on reset pin output
- ESD protection

# Applications

Automotive day time running light, LED HeadLamps

# Description

L99LD01 is a complete constant current DC–DC converter LED driver, manufactured in a BCD5S 70 V technology and assembled in a LQFP32<sup>™</sup> package.

The device is designed to be used in Boost, Buck-Boost and Fly back converter topologies. An internal random dither oscillator works in low frequency modulation, allowing the RF spectrum of the switching frequency to spread so to reduce EMC emissions. The slope compensation ensures good converter loop stability whatever is the duty cycle needed by the application.

The converter is able to work either in full power mode or in low frequency dimming mode.

The device includes an internal low drop voltage regulator, that can be used to supply a microcontroller, and a reset pin, that is useful for resetting the microcontroller at the start up and every time that the regulated output voltage falls down below an established voltage threshold.

#### DocID025319 Rev 1

# Contents

| 1 | Block  | diagra    | m and pin description6                       |
|---|--------|-----------|----------------------------------------------|
| 2 | Funct  | tional de | escription                                   |
|   | 2.1    | Operati   | ng modes                                     |
|   |        | 2.1.1     | Operation with an external microcontroller8  |
|   |        | 2.1.2     | Stand alone operation9                       |
|   |        | 2.1.3     | Start-up fail                                |
|   |        | 2.1.4     | Normal mode                                  |
|   |        | 2.1.5     | Software limp home                           |
|   |        | 2.1.6     | Limp home mode                               |
|   | 2.2    | Protecti  | ons and functions                            |
|   |        | 2.2.1     | LED current adjust and temperature control   |
|   |        | 2.2.2     | Slope compensation                           |
|   |        | 2.2.3     | LED chain overvoltage detection              |
|   |        | 2.2.4     | Battery overvoltage shutdown                 |
|   |        | 2.2.5     | Regulators thermal shut down                 |
|   |        | 2.2.6     | Reset                                        |
|   |        | 2.2.7     | Watchdog                                     |
|   |        | 2.2.8     | Standby and wake up by ENABLE pin            |
|   |        | 2.2.9     | Frequency setting and dither effect          |
|   |        | 2.2.10    | Start up LED overvoltage management          |
|   |        | 2.2.11    | Programming the over/under voltage threshold |
|   |        | 2.2.12    | Input overvoltage programming                |
| 3 | SPI fu | unctiona  | al description                               |
|   | 3.1    | Serial p  | eripheral interface (ST SPI standard)        |
|   | 3.2    | Signal d  | lescription                                  |
|   | 3.3    | SPI prot  | tocol                                        |
|   |        | 3.3.1     | SDI, SDO format                              |
|   |        | 3.3.2     | Global status byte description               |
|   |        | 3.3.3     | Operating code definition                    |
|   | 3.4    |           | s mapping                                    |
|   | 3.5    |           | registers (RAM)                              |
|   | 3.6    |           | egisters                                     |
|   | 5.0    |           | 41                                           |



| 4      | Electr                     | ical specifications      | 44                    |
|--------|----------------------------|--------------------------|-----------------------|
|        | 4.1                        | Absolute maximum ratings | 44                    |
| 5      | Electr                     | ical characteristics     | 46                    |
| 6      | SPI el                     | ectrical characteristics | 54                    |
|        | 6.1                        | DC characteristics       | 54                    |
|        | 6.2                        | AC characteristics       | 54                    |
|        | 6.3                        | Dynamic characteristics  | 55                    |
|        |                            |                          |                       |
| 7      | Applic                     | cation circuits          | 59                    |
| 7<br>8 |                            | ge information           |                       |
| -      | Packa                      |                          | 65                    |
| -      | <b>Packa</b><br>8.1        | ge information           | <b>65</b><br>65       |
| -      | <b>Packa</b><br>8.1<br>8.2 | ge information           | <b>65</b><br>65<br>65 |



# List of tables

| Table 1.  | Pin description                                            |
|-----------|------------------------------------------------------------|
| Table 2.  | Limp home mode: recovery paths                             |
| Table 3.  | Suggested K <sub>L</sub> value and overvoltage thresholds  |
| Table 4.  | Command byte (8 bit)                                       |
| Table 5.  | Input data byte                                            |
| Table 6.  | Global status byte                                         |
| Table 7.  | Output data byte                                           |
| Table 8.  | Global status byte                                         |
| Table 9.  | Operation code definition                                  |
| Table 10. | RAM memory map                                             |
| Table 11. | ROM memory map                                             |
| Table 12. | Internal oscillator frequency deviation settings           |
| Table 13. | Internal oscillator frequency modulation settings          |
| Table 14. | Watchdog timer status                                      |
| Table 15. | Absolute maximum ratings                                   |
| Table 16. | Thermal data                                               |
| Table 17. | VS and V <sub>CC1</sub> pin characteristics                |
| Table 18. | V <sub>CC2</sub> and C5V pin characteristics               |
| Table 19. | NRES and LMODE pin characteristics                         |
| Table 20. | G1 driver 1 pin characteristics                            |
| Table 21. | G2 pin characteristics (driver2) 48                        |
| Table 22. | Converter oscillator and RSF pin characteristics           |
| Table 23. | PWM_L, PWM, MOUT pin characteristics                       |
| Table 24. | ISENSE+, ISENSE- pin, and O.T.A. characteristics           |
| Table 25. | SC pin characteristics                                     |
| Table 26. | VLED pin characteristics                                   |
| Table 27. | INP_OV pin characteristics (input overvoltage shut down)52 |
| Table 28. | NTC pin characteristics                                    |
| Table 29. | ENABLE, LHM pin characteristics                            |
| Table 30. | Power on reset                                             |
| Table 31. | Watchdog and timers parameters                             |
| Table 32. | SPI DC characteristics                                     |
| Table 33. | SPI AC characteristics                                     |
| Table 34. | SPI dynamic characteristics                                |
| Table 35. | LQFP32 <sup>™</sup> mechanical data                        |
| Table 36. | Device summary                                             |
| Table 37. | Document revision history                                  |



# List of figures

| Figure 1.  | Block diagram                                                                                                   |     |
|------------|-----------------------------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Connection diagram (top view – not in scale)                                                                    | . 6 |
| Figure 3.  | Operating modes, main states                                                                                    |     |
| Figure 4.  | Normal start up vs V <sub>S</sub> ramp up and V <sub>CC1</sub> voltage dips                                     | 13  |
| Figure 5.  | V <sub>CC1 FAIL</sub> or V <sub>CC1</sub> reset under voltage (V <sub>S</sub> > V <sub>SMIN</sub> ) at start up | 14  |
| Figure 6.  | $V_{CC1}$ reset under voltage at start up ( $V_S < V_{SMIN}$ ) and fast $V_S$ ramp down                         | 15  |
| Figure 7.  | Slow vs ramp down                                                                                               |     |
| Figure 8.  | Internal structure of the slope compensation circuit                                                            |     |
| Figure 9.  | Operation with a standalone LIN and ENABLE                                                                      |     |
| Figure 10. | Operation with PM device and ENABLE (FSO active Low)                                                            | 21  |
| Figure 11. | Internal structure of main converter oscillator                                                                 |     |
| Figure 12. | Converter frequency range vs R <sub>SF</sub> and I <sub>RSF</sub> vs frequency                                  |     |
| Figure 13. | Correct start UP with no LED overvoltage failure                                                                |     |
| Figure 14. | LED overvoltage after t <sub>DStart</sub>                                                                       | 25  |
| Figure 15. | Device behavior in case the low to high transition of PWM_L signal happens after t <sub>DStart</sub>            |     |
|            | expiration                                                                                                      |     |
| Figure 16. | LED overvoltage event not caused by a VS overvoltage event                                                      |     |
| Figure 17. | LED overvoltage detection due to a possible battery VS overvoltage                                              |     |
| Figure 18. | Behavior of LED overvoltage recovery bit with low on-time of PWM_L                                              | 27  |
| Figure 19. | LED chain overvoltage thresholds settings. An example for boost and fly back                                    |     |
|            | converters                                                                                                      |     |
| Figure 20. | Input overvoltage programming                                                                                   |     |
| Figure 21. | Clock polarity and clock phase                                                                                  |     |
| Figure 22. | SPI global error information output                                                                             |     |
| Figure 23. | SPI write operation                                                                                             |     |
| Figure 24. | SPI read operation                                                                                              |     |
| Figure 25. | SPI read and clear operation                                                                                    |     |
| Figure 26. | SPI read device information                                                                                     |     |
| Figure 27. | Principle of the WD_Status bits                                                                                 |     |
| Figure 28. | Voltage and current conventions                                                                                 |     |
| Figure 29. | SPI timing parameters                                                                                           |     |
| Figure 30. | SPI input and output timing parameters                                                                          |     |
| Figure 31. | SPI maximum clock frequency                                                                                     |     |
| Figure 32. | NRES pin open drain structure                                                                                   |     |
| Figure 33. | Handshake procedure at start up with microcontroller on board                                                   |     |
| Figure 34. | Boost application circuit                                                                                       |     |
| Figure 35. | Fly back application circuit                                                                                    |     |
| Figure 36. | Buck-boost application circuit                                                                                  |     |
| Figure 37. | Stand alone application example for boost topology                                                              |     |
| Figure 38. | Reverse battery protection: an example for boost topology                                                       |     |
| Figure 39. | External MOS required during PWM dimming                                                                        |     |
| Figure 40. | LQFP32 <sup>™</sup> package dimensions                                                                          | 65  |
|            |                                                                                                                 |     |



1

# Block diagram and pin description



Figure 1. Block diagram

Figure 2. Connection diagram (top view – not in scale)





| Table | 1. | Pin | description |
|-------|----|-----|-------------|
|-------|----|-----|-------------|

| Pin<br>number | Pin name            | Function                                                                                                                 |
|---------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 1             | V <sub>CC1</sub>    | 5 V internal voltage regulator 1 output (external capacitor req.)                                                        |
| 2             | NRES                | Reset I/O pin; active low                                                                                                |
| 3             | PWM_L               | Logic low frequency PWM input                                                                                            |
| 4             | SDI                 | Serial SPI data input                                                                                                    |
| 5             | SDO                 | Serial SPI data output                                                                                                   |
| 6             | SCK                 | SPI clock                                                                                                                |
| 7             | CSN                 | Chip select not                                                                                                          |
| 8             | MOUT                | Multiplexed data output pin                                                                                              |
| 9             | EXT_VCC             | Internal/external up supply voltage programming pin <sup>(1)</sup>                                                       |
| 10            | INP_OV              | Battery overvoltage programming pin                                                                                      |
| 11            | PWM                 | Low frequency PWM input (battery compatible)                                                                             |
| 12            | LHM                 | Limp home mode input pin                                                                                                 |
| 13            | LMODE               | Switch input pin (connect to GND if LED drop voltage is referred to GND or open (5 V) if LED drop is referred to $V_S$ ) |
| 14            | GND2                | GND of controller                                                                                                        |
| 15            | NTC                 | Output for external N.T.C. resistor                                                                                      |
| 16            | RC <sub>COMP</sub>  | External R C compensation network                                                                                        |
| 17            | VLED                | Input for LED chain overvoltage detection                                                                                |
| 18            | CPB                 | Charge pump buffer capacitor                                                                                             |
| 19            | G2                  | Gate 2 output for external PMOS M2                                                                                       |
| 20            | I <sub>SENSE-</sub> | Negative terminal of the LED sense resistor                                                                              |
| 21            | I <sub>SENSE+</sub> | Positive terminal of the LED sense resistor                                                                              |
| 22            | C5V                 | Output for 5 V buffer capacitor                                                                                          |
| 23            | PGND                | Power ground                                                                                                             |
| 24            | G1                  | Gate 1 output for external PMOS M1                                                                                       |
| 25            | V <sub>CC2</sub>    | 10 V voltage regulator 2 output (ext. capacitor required)                                                                |
| 26            | ISN                 | Negative terminal of the shunt resistor                                                                                  |
| 27            | ISP                 | Positive terminal of the shunt resistor                                                                                  |
| 28            | GND1                | GND of controller                                                                                                        |
| 29            | ENABLE              | Enable pin                                                                                                               |
| 30            | VS                  | Supply voltage input pin                                                                                                 |
| 31            | SC                  | Slope compensation setting resistor                                                                                      |
| 32            | RSF                 | Oscillator frequency setting resistor                                                                                    |

1. In case of externally supplied microcontroller, attach this pin to its external supply voltage pin.



# 2 Functional description

# 2.1 Operating modes

The device is able to work both with a microcontroller and without it (stand alone configuration).

# 2.1.1 Operation with an external microcontroller

This way allows parameters to be adjusted and checked by means of the SPI interface.

The adjusted device parameters, stored, i.e., inside the micro EEPROM, can be loaded into device internal registers after the start up phase.

By means of a small 8 pins microcontroller it is possible to implement the following functions:

- Parameters setting:
  - LED current level and maximum input current limit can be adjusted according to the application, the LED characteristic and spreads
  - Dither oscillator parameters as random, frequency modulation and deviation percentage can be programmed
- Flexible PWM operation with duty cycle and frequency managed by the microcontroller
- Diagnostic feedback:
  - Fault condition is sent to the micro when the CSN pin is pulled down
- Advanced LED monitoring:
  - LED voltage drop and temperature are multiplexed and sent to the microcontroller through the dedicated MOUT pin in order to monitor the selected parameter with the A/D of the microcontroller. The multiplexer is driven through a SPI command. This function allows a sophisticated control of the LED status. For example, as an alternative to the default overvoltage detection, it is possible to monitor the LED drop voltage, reduced by the external R5/R6 resistor divider. So taking into account the spread and temperature influence on the LED voltage drop, the microcontroller is able to detect if there is one or more LED shorted. Furthermore, it is possible to monitor the LED chain temperature limit control, operated by the device by default, can be disabled via the SPI and the voltage applied on the NTC pin can be sent back to the microcontroller via the multiplexed output, MOUT, so allowing the microcontroller itself to control the LED chain either acting on the internal current LED register or reducing the low frequency PWM duty cycle.
- In case of  $V_{R1}$  over temperature, its output will be switched off, the device enters in limp home mode and a failsafe bit will be set in the internal status register (see details in the following paragraph). In order to restart the normal operation, so clearing the corresponding status register bit, the  $V_S$  or ENABLE voltage has to be switched off and then on. The mentioned bit can be cleared by the microcontroller only when it is external supplied.



# 2.1.2 Stand alone operation

The device operates with default parameters. The overall tolerance depends on the internal references precision and the external resistors tolerance. In details:

• LED current via external sensing resistor:

 $I_{LED} = 150 \text{ mV/R}_{SENSE}$ 

- Maximum input current via an external shunt resistor.
- Oscillator dither effects are set to its default parameters; a low level on the SDI allows disabling the function.
- Low frequency dimming operation is allowed either by PWM pin or by logic level PWM\_L input pin. Connecting the PWM control pin to the supply voltage via a resistor divider, allows the converter to be synchronized to the low frequency PWM generated, i.e., from the smart junction box.
- Connecting the MOUT pin, which by default provides a logic level image of the control input, to the PWM\_L input, it is possible to drive the LED according to the PWM frequency and duty cycle of control. (See application circuit of *Figure 38*).
- In case of V<sub>R1</sub> over temperature, its output will be permanently switched off. The device still continues to work in normal mode but with V<sub>R1</sub> = OFF.

The L99LD01 can operate in 4 different modes:

- Start-up fail
- Normal mode
- Software limp home
- Limp home

After the power on reset, the device stays in start-up phase until  $V_{CC1}$  reaches a specified threshold,  $V_{CC1_TH}$ . Then the device enters in normal mode either with microcontroller or standalone, depending on the voltage level on the  $N_{reset}$  pin.

# Note: The information about the operation with microcontroller or standalone is latched until a new power on reset.

If  $V_{CC1}$  does not reach both  $V_{CC1}$  fail and  $V_{CC1_TH}$  thresholds within a given delay or if a  $V_{CC1}$  over temperature event occurs, the device enters in a corresponding state.

# 2.1.3 Start-up fail

The device enters this mode in case a V<sub>CC1</sub> under voltage event occurs during start-up phase and V<sub>S</sub> < V<sub>SMIN</sub>, provided that a microcontroller is detected. In this case V<sub>CC1</sub> is turned off.

If  $V_S$  remains below  $V_{SMIN}$ , then the converter is switched off.

If  $V_S$  rises above  $V_{SMIN}$ , the converter behaves according to the PWM\_L pin.



# 2.1.4 Normal mode

- Normal mode with microcontroller: the device enters this mode after a successful start up (V<sub>CC1</sub> > V<sub>CC1\_TH</sub>) and a microcontroller is detected. The device keeps this mode as long as the watchdog is retriggered before a timeout event.
- Normal mode in standalone configuration: the device enters this mode if a standalone configuration is detected, independently from V<sub>CC1</sub> errors. The L99LD01 keeps this mode even in case of watchdog timeouts.

In both cases, the converter behaves according to the PWM\_L pin.

# 2.1.5 Software limp home

This device enters software limp home mode in case the Lh\_Sw bit is set (see Section : Control registers 3).

The control registers are set to their default values, with the exception of the Lh\_Sw bit, which remains unchanged.

The converter behaves according to the signal on the LHM pin:

- Turned on if a high signal is detected at the LHM pin
- Turned off if a low signal is detected at the LHM pin

# 2.1.6 Limp home mode

The device enters limp home mode, if a microcontroller is detected, in the following cases:

- Watchdog timeout in normal mode
- $V_{CC1}$  under voltage ( $V_{CC1} < V_{CC1 TH}$ ) for more than 2 ms in normal mode
- V<sub>CC1</sub> is below the V<sub>CC1 FAIL</sub> threshold for more than 4 ms during start-up
- $V_{CC1}$  is below Vcc1uv for more than 100 ms during start-up and  $V_S$  is above  $V_{SMIN}$  threshold
- Thermal shutdown of V<sub>CC1</sub>
- SDI stuck at 0 or 1

In Limp Home mode, all the control registers are set to their default values, except Lh\_Sw (see Section : Control registers 3), which remains unchanged.

The converter behaves according to the voltage level on the LHM pin:

- Turned on if a High signal is detected at the LHM pin
- Turned off if a Low signal is detected at the LHM pin

Depending on the root cause, the action taken to quit the limp home mode (provided that the limp home condition has disappeared) is different. Some of the recovery paths require the microcontroller to be supplied by external supply.

A power on reset is always possible.





#### Table 2. Limp home mode: recovery paths

| Transition                                     | Root cause                                                    | Action to get back to<br>normal mode     | Response in the next SPI command        |
|------------------------------------------------|---------------------------------------------------------------|------------------------------------------|-----------------------------------------|
| Normal mode →<br>Limp Home V <sub>CC1</sub> on | WD timeout<br>(1 <sup>st</sup> or 2 <sup>nd</sup> WD timeout) |                                          | Fail Safe bit = 0<br>WD_Fail bit = 0    |
|                                                | V <sub>CC1</sub> < V <sub>CC1_TH</sub> for more than 2 ms     | Read and clear status1<br>AND WD trigger | Fail Safe bit = 0<br>Vcc1_Uv_To bit = 0 |
|                                                | SDI stuck at 0 or 1                                           |                                          | Fail Safe bit = 0<br>SDI_Stuck@ = 0     |



| Transition                                                                           | Root cause                                                                                                                                   | Action to get back to<br>normal mode                              | Response in the next SPI command                      |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------|--|
| Limp home V <sub>CC1</sub> on → limp home V <sub>CC1</sub> off                       | 3 consecutive WD timeouts (microcontroller is supplied by $V_{CC1}$ )                                                                        | Power on reset OR toggling of EN pin                              | Fail Safe bit = 0<br>WD_Fail bit = 0<br>Reset bit = 1 |  |
|                                                                                      | 3 consecutive WD timeouts (microcontroller is supplied by another $V_{REG}$ )                                                                | Read and clear Status1<br>AND WD trigger                          | Fail Safe bit = 0<br>WD_Fail bit = 0                  |  |
| Start up →limp home<br>V <sub>CC1</sub> off                                          | $V_{CC1} < V_{CC1_{FAIL}}$ during start up for more than 4 ms                                                                                | Power on reset                                                    | Failsafe bit = 0<br>Vcc1_Sc bit = 0<br>Reset bit = 1  |  |
|                                                                                      | $V_{CC1} < V_{CC1_{FAIL}}$ during start up<br>for more than 4 ms<br>(microcontroller supplied by<br>another V <sub>REG</sub> )               | Read and clear Status1<br>AND WD trigger OR<br>Toggling of EN pin | Failsafe bit = 0<br>Vcc1_Sc bit = 0<br>Vcc1_Fail = 0  |  |
|                                                                                      | V <sub>CC1</sub> < V <sub>CC1_TH</sub> for more than<br>100 ms during start up_AND<br>V <sub>S</sub> > V <sub>SMIN</sub>                     | Power on reset OR toggling of EN pin                              | Fail Safe bit = 0<br>Vcc1_Sc bit = 0<br>Reset bit = 1 |  |
|                                                                                      | $V_{CC1} < V_{CC1_{TH}}$ for more than<br>100 ms during start up AND<br>$V_S > V_{SMIN}$ (microcontroller<br>supplied by another $V_{REG}$ ) | Read and clear Status1<br>AND WD trigger                          | Fail Safe bit = 0<br>Vcc1_Sc bit = 0                  |  |
| Any state except normal mode standalone $\rightarrow$ limp home V <sub>CC1</sub> off | V <sub>CC1</sub> over temperature                                                                                                            | Read and clear Status1<br>AND WD trigger                          | Fail Safe bit = 0<br>Vcc1_Ot bit = 0                  |  |
| Normal mode →<br>SW limp home                                                        | Software limp home is activated                                                                                                              | Reset Lh_Sw bit AND<br>WD trigger                                 | Fail Safe bit = 0<br>Lh_Sw_St = 0                     |  |

| Table 2. Limp home mode: recovery paths (continued) |
|-----------------------------------------------------|
|-----------------------------------------------------|

The following *Figure 4*, *Figure 5* (a), (b) and *Figure 6* (a) show the behavior of the device and NRES during start-up in case of normal  $V_S$  ramp up or in case of  $V_{CC1}$  failures ( $V_{CC1}$  fail or reset under voltage), both with microcontroller and standalone. *Figure 6* (b) and *Figure 7* show the behavior at  $V_S$  ramp down fast and slow respectively.





Figure 4. Normal start up vs  $V_S$  ramp up and  $V_{CC1}$  voltage dips

Note: Normal start up with or without microcontroller.





Figure 5.  $V_{CC1\_FAIL}$  or  $V_{CC1}$  reset under voltage ( $V_S > V_{SMIN}$ ) at start up





Figure 6. V<sub>CC1</sub> reset under voltage at start up (V<sub>S</sub> < V<sub>SMIN</sub>) and fast V<sub>S</sub> ramp down





# 2.2 Protections and functions

# 2.2.1 LED current adjust and temperature control

The LED current can be adjusted within a range of  $\pm$  66.7 %, with respect to the default value set by the LED current sense resistor, via the SPI input, so allowing the end of line calibration. The LED chain temperature measurement is achieved by means of an external NTC resistor connected between the NTC pin and GND. The NTC resistor is supplied through a resistor connected to the 5 V internal regulator output. As soon as the voltage on the NTC resistor becomes lower than the internal threshold, V<sub>NTC\_TH</sub>, (due to an overtemperature in the LED chain) an internal circuitry is activated and the internal LED current reference voltage decreases proportionally, so that the LED current is progressively

DocID025319 Rev 1



reduced (maximum 50 % of the nominal LED current), not allowing the LED temperature to increase over the programmed limit.

Thermal limit intervention is reported by properly setting a bit inside the internal status register.

# 2.2.2 Slope compensation

Slope compensation is needed to ensure the stability of the control loop with all possible values of duty cycle

$$D = \frac{T_{ON}}{T}$$

(0 < D < 1)

especially for duty cycle greater than 0.5. The recommended slope  $S_{ADD}$  of the additional ramp is proportional to the inductor current slope during the turn off phase, that is:

$$S_{ADD} = \alpha \cdot S_{L}$$

where  $\ensuremath{\mathsf{S}_{\mathsf{ADD}}}$  is the additional slope introduced by the circuit,

$$S_{L} = \frac{dI_{L}}{dt}\Big|_{OFF}$$

is the off-time inductor slope and

S<sub>L</sub> is also given by the formula:

$$S_{L} = \frac{G_{LA} \cdot R_{SHUNT} \cdot (V_{OUT} - V_{IN})}{L}$$

Being  $G_{LA}$  the gain of the linear amplifier (see *Chapter 5: Electrical characteristics* for  $G_{LA}$  parameter values) and  $R_{SHUNT}$  is the resistor across pin  $I_{SP}$  and  $I_{SN}$  (see *Chapter 7: Application circuits*).

The simplified internal circuit structure for the slope compensation is shown in Figure 8.

The additional slope is obtained from the internal oscillator ramp voltage. A fraction of the oscillator voltage ramp is added to the output voltage of the sensing amplifier, which is proportional to the sense resistor voltage drop, and therefore, to the current flowing through power mosfet M1.

The added ramp voltage is

$$V_{ADD} = I \cdot R_{SLOPE}$$

where



DocID025319 Rev 1

$$I = 2 \cdot \frac{V_{OSC}}{R_{T}}$$

and  $R_{SLOPE}$  and  $R_T$  are defined in the *Figure 8*, together with their typical values. Therefore, will result:

$$V_{ADD} = 2 \cdot V_{OSC} \cdot \frac{R_{SLOPE}}{R_{T}}$$

and consequently:

$$S_{ADD} = \frac{V_{ADD}}{T} = \frac{2 \cdot V_{OSC} \cdot R_{SLOPE}}{R_{T} \cdot T}$$

where T is the period of the converter oscillator.

The additional compensating current slope can be simply adjusted by properly setting the value of the external resistor R9 (and consequently  $R_T$ ).



#### Figure 8. Internal structure of the slope compensation circuit

### 2.2.3 LED chain overvoltage detection

Via the external resistor divider (R5, R6) it is possible to detect LED overvoltage events, by programming a threshold for the maximum drop voltage of the LED chain for a specific LED board (see Section 2.2.12 for details). In case Boost or Fly back topology is used, the L<sub>MODE</sub> pin must be connected to GND. In this case the voltage at pin V<sub>LED</sub> will be referred to ground. Instead, if Buck Boost topology is used, the L<sub>MODE</sub> pin must be connected to 5 V or left open. An internal pull up current source keep this pin high, and in this case, the voltage applied by the resistor divider R5/R6 at pin V<sub>LED</sub> will be referred to the battery voltage applied at pin V<sub>S</sub>. If a valid overvoltage event occurs, which is detected if the LED drop voltage reaches a value V<sub>LED</sub>  $\geq$  OV\_TH1, the device is switched off immediately forcing the



pins G1 and G2 to zero voltage and the event is registered in the status register of the SPI interface and read by the micro.

In case of LED overvoltage, immediately after stopping the device, an internal resistor is applied between pin I<sub>SENSE+</sub> and GND trough the switch "C\_disch" (see *Figure 1*), in order to discharge capacitors C1 and C4, avoiding LED flashing when the converter restarts. Any LED\_OV event will be written in the GSB (Global Status Byte) bit 7 and also in the SR1 (Status Register 1) bit 18.

### 2.2.4 Battery overvoltage shutdown

In case supply voltage applied to the  $V_S$  pin rises above a maximum voltage threshold, sensed by a resistor divider attached at pin INP\_OV, the converter is switched off immediately, forcing outputs pin G1 and G2, to zero voltage. This prevents a LED over current in case of load-dump.

If, following the input overvoltage event, the battery voltage decreases under a second threshold, lower than the former, the converter starts again.

### 2.2.5 Regulators thermal shut down

Both voltage regulators inside the chip are provided with over temperature detection circuits.

If  $V_{R1}$  reaches its maximum temperature,  $V_{R1}$  will be switched off. After that, the behavior of the device depends on the application (see Section 2.2.1: LED current adjust and temperature control).

If instead, is  $V_{R2}$  to reach its maximum temperature (typ 175 °C), then the device will be completely switched off ( $V_{CC1}$  and  $V_{CC2} = 0$ ).

Only the internal temperature monitoring of  $V_{CC2}$  remains alive and when the temperature falls down under a second lower temperature threshold (150 °C typ.), the device tries to restart again.

#### 2.2.6 Reset

The NRES pin (active low), generates a reset signal for the microcontroller.

An external pull up resistor (typ. 100 k) maintain normally high the voltage at pin NRES (see *Figure 32*).

Following a power up condition, the NRES pin is forced low while the voltage provided by regulator 1 (V<sub>CC1</sub>) is below an internal fixed threshold V<sub>CC1\_TH</sub> of typ 4.5 V. After V<sub>CC1</sub> has reached the above mentioned internal threshold, NRES voltage is kept low for a fixed default time of 2 ms; after that, the NRES pin will be released reaching the normal high state. However, this time can be externally extended by an additional capacitance connected between NRES and GND (see C6 in the application circuits), which is charged by the external pull-up. Depending on the reset-input-threshold of the  $\mu$ P (U<sub>TR</sub>), the required capacitance for a typical T<sub>RD</sub> can be calculated as follows:

$$C6 = -T_{RD} / (R_{PU} \cdot \lg(1 - U_{TR} / V_{CC1}))$$

R<sub>PU</sub> is the pull up resistor (value in ohm)



In case V<sub>CC1</sub> voltage drops below the internal threshold during the normal functioning, or when the device is put in standby, the NRES pin is forced to low, but after a time interval  $T_{RR}$  has expired and kept low until the V<sub>CC1</sub> has gone back again to the internal threshold (see *Figure 4* for more details).

# 2.2.7 Watchdog

In case the application uses a microcontroller, during the device power-up a reset pulse is generated periodically every 200 ms (default) for 2.0 ms waiting for microcontroller acknowledgment. Timeout window is selectable by SPI (100 ms or 200 ms) and the reset time could be extended by the external capacitor C6.

- Timeout WD is refreshed by bit toggling.
- After the 1<sup>st</sup> WD timeout, a reset pulse is generated and the device enters in Limp Home mode. After the second WD timeout, another reset pulse cycle is generated, waiting for microcontroller response.
- After 3 consecutive reset cycles without WD refresh, which means that microcontroller is not responding, the voltage regulator, V<sub>CC1</sub>, is turned off and the device keeps working in "Limp Home Mode" (see *Figure 33*). Safety critical functions like Low Beam application require the LED Driver to be turned on if the microcontroller fails, while in case of high beam application, it is required the driver to be switched off in case of microcontroller failure. As a consequence, the device operates according to the state of LHM pin which is enabled during the recognition of the microcontroller failure. In particular, if LHM pin is kept low the device will be always OFF. If instead, LHM pin is high or left open, the device will be switched permanently ON, regardless of the status of PWM\_L pin.If the application doesn't use a microcontroller (stand alone operation), the start-up WD control must to be deactivated. This can be done by connecting NRES pin to the battery supply voltage V<sub>S</sub>. In such a case the driver will operate in normal mode as above mentioned (see stand alone operation).

# 2.2.8 Standby and wake up by ENABLE pin

A low consumption mode is required in case of applications directly connected to the battery.

The device enters in standby mode, that is the default operating modes because of an internal pull down, in case of low level signal at the ENABLE pin and it wakes up in case of high level signal.During standby mode,  $V_{CC1}$  and  $V_{CC2}$  are switched off. *Figure 9* and *Figure 10* show two possible application schematics in case of direct connection to the battery.

In case of *Figure 9* the microcontroller of the application goes in standby when the microcontroller sets the LIN transceiver in standby mode:  $NSLP = Low \rightarrow INH$  goes Low $\rightarrow$ the DRL driver goes in standby.

The application is waken up from the standby when a wake up source is detected by the LIN transceiver. That means INH goes high and so ENABLE, then the DRL driver restarts and consequently  $V_{CC1}$  is activated and supplies the microcontroller.

In case of *Figure 10*, a power management device is present, which supplies the microcontroller. Normally the inverted FSO signal coming from the power management device is high. This output is inverted by an external logic and applied to one of the two input OR diodes and therefore, at the input of the OR the voltage is normally at logical zero.



So in this case the LED driver goes:

- In stand-by mode with a low level on ENABLE pin operated by the microcontroller
- In normal mode with a high level on ENABLE pin operated by the microcontroller

The inverted FSO signal, coming from the power management device ensures, putting trough the inverter and the external OR diode ENABLE pin high, that the LED driver correctly restarts even if the microcontroller fails.



Figure 9. Operation with a standalone LIN and ENABLE

Figure 10. Operation with PM device and ENABLE (FSO active Low)



1. An inverter network is required.

# 2.2.9 Frequency setting and dither effect

The internal main converter oscillator structure is reported in *Figure 11*.



The external resistor applied between pin  $R_{SF}$  and ground is setting the converter working frequency. The voltage applied on pin  $R_{SF}$  is the internal reference reported by the source follower structure which is a constant voltage of 1.21 V. The converter frequency is directly related to the current flowing through the  $R_{SF}$  pin. *Figure 12* reports the behavior of frequency converter as function of the external resistor  $R_{SF}$  and  $I_{RSF}$  as function of converter frequency. As above mentioned the converter oscillator spread parameters (dither effect) are adjustable via SPI.

Dither effect is disabled by default during standalone operation, but it is possible enabling it simply connecting the SDI pin to 5 V voltage.



#### Figure 11. Internal structure of main converter oscillator





Figure 12. Converter frequency range vs  $R_{SF}$  and  $I_{RSF}$  vs frequency

# 2.2.10 Start up LED overvoltage management

The following diagram shows the purpose of delay time windows " $t_{DStart}$ " and " $t_{EnRecov}$ ".

The first delay window  $t_{DStart}$  has been thought to ensure an initial time period for charging the external buffer capacitor of the charge pump C9. When  $V_S$  is below  $V_{SMIN}$ , the LED overvoltage recovery bit is set. During this time interval, triggered as soon as the battery voltage  $V_S$  overcomes  $V_{SMIN}$  threshold, the converter remain in a stop condition, independently from PWM\_L. When the  $t_{DStart}$  is elapsed (typ. 5 ms), the converter is released and behaves according to the PWM\_L signal provided, that no failure occurs.

If no LED overvoltage comes during the  $2^{nd}$  time interval  $t_{EnRecov}$ , LED ov recovery bit is reset.



If a LED overvoltage failure occurs afterwards, the failure will be latched and the converter is stopped until a read and clear of the status register 1.

Note that during  $t_{DStart}$ , the converter is stopped to enable the buffer capacitor C9 to charge at a sufficient voltage to correctly drive the mosfet M2. This delay prevents the converter to turn on, while M2 stays off, avoiding a LED overvoltage event.

If the application uses a big capacitor<sup>(a)</sup>, it is recommended to keep the PWM\_L signal low after a power on reset or after a V<sub>S</sub> under voltage, until C9 is totally charged, to avoid a LED overvoltage. *Figure 13* shows the device behavior in case of no LED overvoltage failure, after  $t_{DStart}$ .

If C9, after t<sub>DStart</sub> time, should be not enough charged to allow correct driving operation, a possible LED overvoltage will appear when, the converter will be released. *Figure 14* shows what happens in this case.

After  $t_{DStart}$ , the converter is released while the C9 capacitor is only partially charged. Consequently,  $V_{LED}$  increases up to LED OV\_TH1 and a LED overvoltage event is detected during the  $t_{EnRecov}$  phase. The LED\_OV\_Rec bit is not reset at the end of the  $t_{EnRecov}$  phase due to the LED overvoltage event. The discharge path is activated until  $V_{LED}$  crosses LED OV\_TH2. Then, the LED\_OV\_Rec bit is reset, the converter is released, and the buffer capacitor C9 is now fully charged, enabling the dimming mosfet M2 to turn on.

*Figure 15* shows the case of LED\_Ov\_Rec bit during a start up with a rising edge on  $PWM_L =$  High after the expiration of  $t_{DStart}$ . In this case, the  $t_{EnRecov}$  phase starts only when the PWM\_L signal goes High. *Figure 16* shows the case of LED overvoltage event, which could appear during normal functioning.

The LED overvoltage status bit is set (latched) and the discharge path is activated until  $V_{LED}$  crosses LED OV\_TH2. The converter is stopped, independently from PWM\_L, until a read and clear command of the status register 1 (LED\_Ov\_Rec bit is reset).

If a LED overvoltage failure event occurs during  $V_S$  overvoltage, (battery OV), the discharge path for the output capacitor is inhibited and the LED overvoltage status bit is not set.

When the V<sub>S</sub> overvoltage event disappears, (V<sub>S</sub> crosses V<sub>S</sub> OV\_TH2), the LED overvoltage status bit is set (latched) and the discharge path is activated until V<sub>LED</sub> crosses LED OV\_TH2. The converter is stopped, independently from PWM\_L, until the LED ov status bit is cleared (read and clear of the status register 1). *Figure 17* shows such a case.

Finally *Figure 18* shows how will be managed the LED\_Ov\_Rec bit in case signal PWM\_L has a low on-time. In this case the LED\_Ov\_Rec bit is reset when the cumulated running time of t<sub>EnRecov</sub> exceeds typ. 5 ms. This feature enables a single recovery of a LED overvoltage event, due to a too fast regulation loop (set by the resistor and capacitor connected to RCCOMP pin), even in PWM operation with low on-time. However, a proper choice of RC network values, avoiding fast transients on the LED string voltage, when the converter is switched ON, it is carefully recommended



a. More than 22 nF



Figure 13. Correct start UP with no LED overvoltage failure









Figure 15. Device behavior in case the low to high transition of PWM\_L signal happens after t<sub>DStart</sub> expiration

### Figure 16. LED overvoltage event not caused by a VS overvoltage event







Figure 17. LED overvoltage detection due to a possible battery VS overvoltage

Figure 18. Behavior of LED overvoltage recovery bit with low on-time of PWM\_L



# 2.2.11 Programming the over/under voltage threshold

The voltage across the LED string is continuously sensed by the external resistor divider R5/R6 and reported inside the chip trough the apposite pin V<sub>LED</sub>. Considering negligible the voltage drop due to the sense resistor and the V<sub>DS</sub> of external mosfet M2 respect to the LED



voltage string, according to the equation reported below, the LED overvoltage thresholds are given by the following formulas:

 $V_{LED OV} = OV_{TH1} / K_{L}$ ; being  $K_{L} = R6 / (R5+R6)$ ;

OV\_TH1 is the reference for the OV internal comparator. Typical value for OV\_TH1 is 3.5 V.

LED OV event makes the converter and also mosfet M2 immediately switched OFF, in order to prevent any damage to the LED string or to the driver. Furthermore, following an OV event, the LED\_OV status register is set and an internal load is applied between I<sub>SENSE+</sub> pin and ground in order to fast discharge the voltage across capacitor C4.

In the boost topology application, if a short circuit between the source of external mosfet M2 and GND occurs, an uncontrolled current could flow. In order to avoid this situation, a maximum LED current protection has been inserted, which continuously monitors the voltage across the sense resistor  $R_{SENSE}$ . If this voltage reaches a value in excess of an internal fixed threshold of (see *Table 24* - LED over current protection threshold parameter), the status bit LED\_OC (led over current) is set and the converter and also mosfet M2 will be immediately switched OFF.

Following a stop of the converter due to an OV event, the device can not be restarted before of C4 discharge ( $V_{LED}$  is below OV\_TH2).

After an OV event, the converter could restart if a read and clear command of the LED\_OV status bit is done. *Table 3* summarizes the suggested value of  $K_L$  resistor ratio, supposing to have a LED\_OV event, when the voltage across LED string, reaches a value in excess of 50 % of its nominal value.







| N<br>Number of LED | κ <sub>L</sub> | LED CHAIN nominal<br>DROP N*V <sub>F</sub> [V] | overvoltage V <sub>LED_OV</sub> [V] |  |  |  |
|--------------------|----------------|------------------------------------------------|-------------------------------------|--|--|--|
| 1 <sup>(1)</sup>   | 0.583          | 4                                              | 6                                   |  |  |  |
| 2 <sup>(1)</sup>   | 0.292          | 8                                              | 12                                  |  |  |  |
| 3 <sup>(1)</sup>   | 0.194          | 12                                             | 18                                  |  |  |  |
| 4 <sup>(1)</sup>   | 0.146          | 16                                             | 24                                  |  |  |  |
| 5                  | 0.117          | 20                                             | 30                                  |  |  |  |
| 6                  | 0.097          | 24                                             | 36                                  |  |  |  |
| 7                  | 0.083          | 28                                             | 42                                  |  |  |  |
| 8                  | 0.073          | 32                                             | 48                                  |  |  |  |
| 9                  | 0.065          | 36                                             | 54 <sup>(2)</sup>                   |  |  |  |
| 10                 | 0.0583         | 40                                             | 60 <sup>(2)</sup>                   |  |  |  |

Table 3. Suggested K<sub>L</sub> value and overvoltage thresholds

1. Not Applicable on boost converter topology, since the chain LED Drop must be always larger as the maximum battery voltage.

2. Theoretical value; effective value will be clamped to 52 V (typ) by the OV protection.

# 2.2.12 Input overvoltage programming

Supply overvoltage is programmed by the external partition ratio  $K_I = R3/R4$ 

According to the *Figure 20* input overvoltage thresholds depend on the internal reference voltages  $V_{OVTH1}$  and  $V_{OVTH2}$  (being  $V_{OVTH2} < V_{OVTH1}$ )

Typical values of these internally generated references are 3.5 V and 3 V.

When the Battery voltage reaches a value in excess to  $V_{S\_TH1}$  the converter is immediately stopped. When the battery voltage, going down, reaches a value just lower to  $V_{S\_TH2}$ , the converter restarts again.

#### Figure 20. Input overvoltage programming





As an example, if we want  $V_{S_TH1} = 20 \text{ V}$ , according to the formula of *Figure 20*, R3/R4 will result equal to 4.7 and consequently the deactivation threshold  $V_{S_TH2}$  will result ~ 17 V.<sup>(b)</sup>



b. Notice that the deactivation threshold must be always greater than the maximum allowed battery value in normal conditions.

#### L99LD01

# 3 SPI functional description

# 3.1 Serial peripheral interface (ST SPI standard)

During standby modes, the SPI is generally deactivated.

The SPI communication is based on a standard ST-SPI 24-bit interface, using CSN, SDI, SDO and SCK signal lines.

Input data are shifted into SDI, MSB first while output data are shifted out on SDO, MSB first.

During active mode, the SPI:

- Triggers the watchdog
- Controls the modes and status of all internal modules (incl. input and output drivers)
- Provides driver output diagnostic
- Provides device diagnostic (incl. over temperature warning, device operation status)

Note:

The SPI can be driven by a microcontroller with its SPI peripheral running in following mode:



According to the standard, a generic input bit is sampled by the low to high transition of the clock CLK and a generic output bit changes synchronously to the high to low transition of CLK.

This device is not limited to micro controller through a built-in SPI. Only three CMOScompatible output pins and one input pin will be needed to communicate with the device. A fault condition can be detected by setting CSN low. If CSN = 0, the DO pin will reflect the global error flag (fault condition) of the device (see *Figure 22*). This operation does not cause a communication error bit in the global status byte to be set.





#### Figure 22. SPI global error information output

#### 3.2 Signal description

- Serial Clock (SCK): this input signal provides the timing of the serial interface. Data present at Serial Data Input (SDI) is latched on the rising edge of Serial Clock (SCK). Data on Serial Data Out (SDO) is shifted out at the falling edge of Serial Clock (SCK).
- Serial Data Input (SDI): This input is used to transfer data serially into the device. It receives the data to be written. Values are latched on the rising edge of Serial Clock (SCK).
- Serial Data Output (SDO): this output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (SCK). SDO also reflects the status of the <Global Error Flag> (Bit 7 of the <Global Status Register>) while CSN is low and no clock signal is present
- Chip Select Not (CSN): when this input signal is High, the device is deselected and Serial Data Output (SDO) is high impedance. Driving this input Low enables the communication. The communication must start and stop on a Low level of Serial Clock (SCK).

#### 3.3 SPI protocol

#### 3.3.1 SDI, SDO format

SDI format during each communication frame starts with a command byte.

It begins with two bits of operating code (OC0, OC1) which specify the type of operation (read, write, read and clear status, read device information) and is followed by a 6 bit address (A0:A5). The command byte is followed by an input data byte (D0:D15).



L99LD01

At the beginning of each communication the master device read the contents of the <SPIframe-ID> register (ROM address 3Eh) of the slave device. This 8 bit register indicates the SPI frame length (24 bit) and the availability of additional features.

Each communication frame consists of a command byte which is followed by 2 data bytes.

The data returned on SDO within the same frame always starts with the <Global Status Byte>. It provides general status information about the device. It is followed by 2 data bytes (i.e. "in-frame-response").

For write cycles the <Global Status Byte> is followed by the previous content of the addressed register.

| Bit  | 23  | 22  | 21 | 20 | 19 | 18 | 17 | 16 |
|------|-----|-----|----|----|----|----|----|----|
| Name | OC1 | OC0 | A5 | A4 | A3 | A2 | A1 | A0 |

#### Table 4. Command byte (8 bit)

| Table 5. Input data by |
|------------------------|
|------------------------|

|      |     | Data Byte 1 |     |     |     |     |    |    |    |    |    | Data I | Byte 0 |    |    |    |
|------|-----|-------------|-----|-----|-----|-----|----|----|----|----|----|--------|--------|----|----|----|
| Bit  | 15  | 14          | 13  | 12  | 11  | 10  | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| Name | D15 | D14         | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4     | D3     | D2 | D1 | D0 |

SDO format during each communication frame starts with a specific byte called Global Status Byte (see <u>Section 3.3.2</u>). This byte is followed by two output data byte (D0:D7, D8:D15).

#### Table 6. Global status byte

| Bit  | 23  | 22       | 21                                | 20           | 19            | 18          | 17                        | 16        |
|------|-----|----------|-----------------------------------|--------------|---------------|-------------|---------------------------|-----------|
| Name | GEF | Comm_Err | Not (chip reset or<br>Comm_Error) | LED overload | Temp. warning | Overvoltage | V <sub>CC1</sub><br>Error | Fail safe |

#### Table 7. Output data byte

|      |     | Data Byte 1 |     |     |     |     |    |    |    |    |    | Data I | Byte 0 |    |    |    |
|------|-----|-------------|-----|-----|-----|-----|----|----|----|----|----|--------|--------|----|----|----|
| Bit  | 15  | 14          | 13  | 12  | 11  | 10  | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| Name | D15 | D14         | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4     | D3     | D2 | D1 | D0 |

### 3.3.2 Global status byte description

The data shifted out on SDO during each communication starts with a specific byte called Global Status Byte. This one is used to inform the microcontroller about global faults which can be happened on the channel part (like thermal warning, OVL,...) or on the SPI interface (like communication error,...). This specific register has the following format.



| Bit | Name                            | Description                                                                                                                                                                          |
|-----|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23  | Global Error<br>Flag (GEF)      | This bit is an OR combination of the remaining bits of the register OR (Vs_uv) OR (Lmode_err)                                                                                        |
| 22  | Comm_Err                        | The right number of SPI clocks within any valid spi command is 24.<br>If not, then this bit is set to '1'.<br>This bit goes to '0' automatically after any valid spi command         |
| 21  | Not (Chip reset<br>OR Comm Err) | After a POR phase this bit is active ('0').<br>It becomes inactive ('1') after the first valid spi command,<br>provided that any communication error occurs.                         |
| 20  | LED Overload                    | This bit is set when an LED overcurrent event is detected                                                                                                                            |
| 19  | Temp. warning                   | Temperature Warning for the LED                                                                                                                                                      |
| 18  | Overvoltage                     | LED chain overvoltage or Vs overvoltage via INP_OV<br>(Led_Ov OR Vs_Overvoltage)                                                                                                     |
| 17  | V <sub>CC1</sub> Error          | This bit is an OR combination of all the errors related to $V_{CC1}$                                                                                                                 |
| 16  | Fail Safe                       | This bit is set if the device is in a limp home mode (Data In stuck at '0' or '1', watchdog time out, software limp home), $V_{CC1}$ undervoltage for more than 2 ms in active mode. |

#### Table 8. Global status byte

# 3.3.3 Operating code definition

The SPI interface features four different addressing modes which are listed in Table 10.

| OC1 | OC0 | Meaning                         |
|-----|-----|---------------------------------|
| 0   | 0   | Write operation                 |
| 0   | 1   | Read operation                  |
| 1   | 0   | Read and clear status operation |
| 1   | 1   | Read device information         |

#### Table 9. Operation code definition

The <Write Mode> and <Read Mode> operations allow access to the RAM of the device.

A <Read and Clear Mode> operation is used to read a status register and subsequently clears its content.

The <Read Device Information> allows access to the ROM area which contains device related information such as <ID-Header>, <Product Code>, <Silicon Version> and <SPI-frame-ID>.

### Write mode

The write mode of the device allows writing the content of the input data byte into the addressed register. Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first.



During the same sequence outgoing data are shifted out MSB first on the falling edge of the CSN pin and subsequent bits on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status Byte and the second to the previous content of the addressed register.



# Figure 23. SPI write operation

### **Read mode**

The read mode of the device allows to read and to check the state of any register. Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. Outgoing data are shifted out MSB first on the falling edge of the CSN pin and others on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status Byte and the second to the content of the addressed register. In case of a read mode on an unused address, the 'global status/error' byte on the SDO pin is following by 00H byte.

In order to avoid inconsistency between the Global status byte and the status register, the status register contents are frozen during SPI communication.



### Figure 24. SPI read operation

#### Read and clear status command

The read and clear status operation is used to clear the content of the addressed status register (see Section : Status registers 1). A read and clear status operation with address



3Fh clears all status registers simultaneously and reads back the configuration register (GLOBCTR).

Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. The command byte allows to determine which register content is read then erased while the data byte is 'don't care'.

Outgoing data are shifted out MSB first on the falling edge of the CSN pin and others on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status byte and the second to the content of the addressed register.

In order to avoid inconsistency between the Global status byte and the status register, the status register contents are frozen during SPI communication.



#### Figure 25. SPI read and clear operation

#### Read device information

Specific information can be read but not modified during this mode.

Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. The command byte allows to determine which information is read while the data byte is 'don't care'.

Outgoing data are shifted out MSB first on the falling edge of the CSN pin and others on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status byte and the second to the content of the addressed register.





#### Figure 26. SPI read device information

## 3.4 Address mapping

| Address | Name               | Access     | Content                                                              |  |  |  |  |  |  |  |
|---------|--------------------|------------|----------------------------------------------------------------------|--|--|--|--|--|--|--|
| 00h     | Reserved           | Read/write | Reserved                                                             |  |  |  |  |  |  |  |
| 01h     | Control register 1 | Read/write | Mux settings, WD period and retrigger                                |  |  |  |  |  |  |  |
| 02h     | Control register 2 | Read/write | Spread spectrum settings, max input current and LED current settings |  |  |  |  |  |  |  |
| 03h     | Control register 3 | Read/write | SW Limp Home, OTA/driver and converter delay control                 |  |  |  |  |  |  |  |
| 04h     | Status register 1  | Read       | Detailed status information                                          |  |  |  |  |  |  |  |
| 05h     | Status register 2  | Read       | WD status, operation mode and LMode error                            |  |  |  |  |  |  |  |
| 3E      | Trimming and test  | Read       | Trimming bus and test mode select                                    |  |  |  |  |  |  |  |
| 3F      | Configuration reg. | Read/write | WD retrigger bit                                                     |  |  |  |  |  |  |  |

#### Table 10. RAM memory map

#### Table 11. ROM memory map

| Address | Name           | Access    | Content                                   |
|---------|----------------|-----------|-------------------------------------------|
| 00h     | ID header      | Read only | 4300h (ASSP ST_SPI)                       |
| 01h     | Version        | Read only | 0100h                                     |
| 02h     | Product code 1 | Read only | 3100h (dec. 49)                           |
| 03h     | Product code 2 | Read only | 5100h (ASCII 'Q')                         |
| 3Eh     | SPI frame ID   | Read only | 4200h (Watchdog available, 24 bit ST-SPI) |



# 3.5 Control registers (RAM)

### **Control registers 1**

| 15     | 14  | 13 1   | 2 11                 | 10                               | 9                | 8                                 | 7         | 6       | 5         | 4        | 3     | 2 | 1 | 0     |
|--------|-----|--------|----------------------|----------------------------------|------------------|-----------------------------------|-----------|---------|-----------|----------|-------|---|---|-------|
|        |     |        | Re                   | served                           |                  |                                   |           | Mux     | WD_Period | WD_trig  |       |   |   |       |
| Addre  | ss: | 0x0    | 1h                   |                                  |                  |                                   |           |         |           |          |       |   |   |       |
| Туре:  |     | R/V    | V                    |                                  |                  |                                   |           |         |           |          |       |   |   |       |
| Reset: |     | 000    | 0 0000 0             | 0000 111                         | 0b               |                                   |           |         |           |          |       |   |   |       |
|        |     | -      | 01: the<br>10: the   |                                  | n the V<br>n NTC | ′ <sub>LED</sub> is i<br>is seled | reflected | d on Mo |           | on Mou   | t pin |   |   |       |
|        |     | Bit [3 |                      | n:<br>⁄Iout pin<br>⁄Iout pin     |                  |                                   |           |         |           |          |       |   |   |       |
|        |     | Bit [2 | conditi<br>This bi   | set, the c                       | ed in ca         | ase of a                          | any LIM   | P MOD   |           |          |       | · |   | ng is |
|        |     | Bit [1 |                      | eriod:<br>timeout =<br>timeout = |                  |                                   | ault)     |         |           |          |       |   |   |       |
|        |     | Bit [( | 0] WD_tri<br>This bi | g:<br>t must be                  | e toggle         | ed withi                          | n the W   | D perio | d to ref  | resh the | e WD  |   |   |       |



### **Control registers 2**

| 15     | 14       | 13                                                              | 12                       | 11                                | 10                                                                        | 9                                        | 8                                          | 7                                           | 6                                                    | 5                                                  | 4                | 3        | 2   | 1  | 0 |
|--------|----------|-----------------------------------------------------------------|--------------------------|-----------------------------------|---------------------------------------------------------------------------|------------------------------------------|--------------------------------------------|---------------------------------------------|------------------------------------------------------|----------------------------------------------------|------------------|----------|-----|----|---|
| F      | dev[2:0] | Fmod[1:0]         Dith_En         Led_Curr[4:0]         Max_Cur |                          |                                   |                                                                           |                                          |                                            |                                             |                                                      | ax_Curr[4                                          | :0]              |          |     |    |   |
| Addres | ss:      |                                                                 | 0x02h                    |                                   |                                                                           |                                          |                                            |                                             |                                                      |                                                    |                  |          |     |    |   |
| Туре:  |          |                                                                 | R/W                      |                                   |                                                                           |                                          |                                            |                                             |                                                      |                                                    |                  |          |     |    |   |
| Reset: |          |                                                                 | 0101 1110 0001 1111b     |                                   |                                                                           |                                          |                                            |                                             |                                                      |                                                    |                  |          |     |    |   |
|        |          |                                                                 | it [15:13]<br>it [12:11] |                                   |                                                                           | •                                        | ·                                          |                                             |                                                      |                                                    |                  |          | ,   | 3) |   |
|        |          |                                                                 |                          | Dith_<br>If this                  | En: ena<br>bit is se<br>bit is re                                         | ble or o<br>et Dithe                     | disable<br>ering is                        | random<br>enablec                           | dither<br>I;                                         |                                                    | comato           |          |     | ~) |   |
|        |          |                                                                 | Bit [9:5]                | The L<br>0.05                     | Curr[4:0<br>_ED curr<br>+ (0.2 *  <br>re Led_C                            | ent is e<br>Led_C                        | given b<br>urr[4:0]                        | y:<br>d) / 31)                              | / (R <sub>SEI</sub>                                  | <sub>NSE</sub> ) [A]                               |                  |          |     |    |   |
|        |          |                                                                 | Bit [4:0]                | The i<br>1 + (2<br>Cons<br>(1 + 2 | _Curr[4:0<br>nternal o<br>2.5 * Ma:<br>idering t<br>2.5 * Ma:<br>re Max _ | x_Current<br>x_Curr<br>he gain<br>x_Curr | limiter<br>[4:0]d)<br>n of the<br>[4:0]d / | voltage<br>/ 31 in [<br>amplifi<br>31) / (1 | thresh<br>V] (typ)<br>er of 1(<br>0 R <sub>SHL</sub> | old is:<br>)<br>), the cu<br><sub>JNT</sub> ) (typ | irrent lii<br>); | nitation | is: |    |   |

Table 12. Internal oscillator frequency deviation settings

| Fdev[2] | Fdev[1] | Fdev[0] | Frequency deviation |
|---------|---------|---------|---------------------|
| 0       | 0       | 0       | 0 %                 |
| 0       | 0       | 1       | 5 %                 |
| 0       | 1       | 0       | 10 %                |
| 0       | 1       | 1       | 15 %                |
| 1       | 0       | 0       | 20 %                |
| 1       | 0       | 1       | 25 %                |
| 1       | 1       | 0       | 30 %                |

| Table 13. Internal | oscillator frequency | y modulation settings |
|--------------------|----------------------|-----------------------|
|                    | ooomator noquone     | , meaalanen eelinge   |

| Fmod[1] | Fmod[0] | Frequency modulation |
|---------|---------|----------------------|
| 0       | 0       | 1.95 KHz             |
| 0       | 1       | 3.9 KHz              |
| 1       | 0       | 7.8 KHz              |
| 1       | 1       | 15.6 KHz             |



## **Control registers 3**

| 15     | 14       | 13 | 12         | 11                                | 10                                                                                                                                                                                                                                                                                                                                                                    | 9                                            | 8                                   | 7                       | 6                                     | 5        | 4       | 3        | 2                   | 1       | 0       |  |
|--------|----------|----|------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------|-------------------------|---------------------------------------|----------|---------|----------|---------------------|---------|---------|--|
| F      | Reserved |    | Lh_Sw      |                                   | Ctrl_O                                                                                                                                                                                                                                                                                                                                                                | ta[3:0]                                      |                                     |                         | Ctrl_D                                | rv[3:0]  |         |          |                     |         |         |  |
| Addre  | SS:      |    | 0x03h      |                                   |                                                                                                                                                                                                                                                                                                                                                                       |                                              |                                     |                         |                                       |          |         |          |                     |         |         |  |
| Туре:  |          |    | R/W        |                                   |                                                                                                                                                                                                                                                                                                                                                                       |                                              |                                     |                         |                                       |          |         |          |                     |         |         |  |
| Reset: |          |    | 0000 10    | 00 00                             | 00 0000 0000b                                                                                                                                                                                                                                                                                                                                                         |                                              |                                     |                         |                                       |          |         |          |                     |         |         |  |
|        |          | Bi | t [15:13]  | Rese                              | rved                                                                                                                                                                                                                                                                                                                                                                  |                                              |                                     |                         |                                       |          |         |          |                     |         |         |  |
|        |          |    | Bit [12]   | The c                             |                                                                                                                                                                                                                                                                                                                                                                       | oes in l                                     | _imp H                              | ome mo                  | ode with                              | iout WE  | ) super | vision ( | V <sub>CC1</sub> st | ays on) | ) when  |  |
|        |          | E  | 3it [11:8] | a con<br>The c<br>Wher            | Ctrl_Ota[3:0]: these bits set the delay between a rising edge of the PWM_L signal and a connection of the output of the operation transconductance amplifier.<br>The delay is given by Ctrl_Ota[3:0]d * $3.3 \ \mu s$ (typ.)<br>Where Ctrl_Ota[3:0]d is the decimal value of Ctrl_Ota[3:0]<br>The default of these bits are loaded from the corresponding control bus |                                              |                                     |                         |                                       |          |         |          |                     |         |         |  |
|        |          |    | Bit [7:4]  | the a<br>The c<br>Ctrl_[<br>Wher  | ctivatior<br>lelay is<br>Drv[3:0]<br>e Ctrl_[                                                                                                                                                                                                                                                                                                                         | n of the<br>given b<br>d * 1.67<br>Drv[3:0]  | conver<br>y:<br>′µs (ty<br>d is the | rter<br>p.)<br>e decima | ay betw<br>al value<br>d from t       | of Ctrl  | _Drv[3: | 0]       |                     |         | nal and |  |
|        |          |    | Bit [3:0]  | the tu<br>The c<br>Ctrl_s<br>Wher | irn off o<br>lelay is<br>Sw[3:0]o<br>e Ctrl_S                                                                                                                                                                                                                                                                                                                         | f the dir<br>given b<br>d * 1.67<br>Sw[3:0]( | mming<br>y:<br>µs (typ<br>d is the  | mosfet<br>p.)<br>decima | betwee<br>M2.<br>al value<br>d from t | of Ctrl_ | _Sw[3:0 | )]       |                     |         | nal and |  |



### 3.6 Status registers

#### Status registers 1

| 15 | 14       | 13 | 12               | 11    | 10               | 9            | 8                  | 7      | 6        | 5         | 4          | 3       | 2                | 1          | 0       |
|----|----------|----|------------------|-------|------------------|--------------|--------------------|--------|----------|-----------|------------|---------|------------------|------------|---------|
|    | Reserved |    | Lmode_Err        | Vs_Ov | Vs_Uv            | Led_Temp_War | Led_Oc             | Led_Ov | Vcc1_Off | Vcc1_Fail | Vcc1_Uv_To | Vcc1_Ot | Vcc1_Sc          | SDI_stuck@ | WD_fail |
|    | _        |    | R <sup>(1)</sup> | R     | R <sup>(1)</sup> |              | R/C <sup>(2)</sup> |        | R        |           |            | R/0     | C <sup>(2)</sup> |            |         |

1. "Read only", real time bit.

2. These bits are latched until a "Read and Clear" access.

| Address: | 0x04h |
|----------|-------|
| Туре:    | R/C   |

- Bit [15:13] Reserved
  - Bit [12] Lmode\_Err: this bit is set if a mismatch between the signal on LMODE pin and VLED pin is detected.
  - Bit [11] Vs\_Ov: is set if an overvoltage event at the supply line is detected
  - Bit [10] Vs\_Uv: is set if an under voltage event at the supply line is detected
  - Bit [9] Led\_Temp\_Warn: temperature warning for the LED
  - Bit [8] Led\_Oc: Is set if an over current event across the LED chain is detected
  - Bit [7] Led\_Ov: is set if an overvoltage event across the LED chain is detected
  - Bit [6] Vcc1\_Off: when set, this bit indicated that  $V_{CC1}$  is off
  - Bit [5] Vcc1\_Fail
    - Indicates that:
    - $V_{CC1}$  is below  $V_{CC1\_FAIL}$  threshold for typ. 2  $\mu s$  in active mode  $V_{CC1}$  is below  $V_{CC1\_FAIL}$  threshold for more than 4 ms typ. during start up
  - Bit [4] Vcc1\_Uv\_To: this bit is set in active mode if V<sub>CC1</sub> is below the reset threshold for more than typ. 2 ms
  - Bit [3] Vcc1\_Ot: set if an overtemperature condition has been detected on V<sub>CC1</sub>
  - Bit [2] Vcc1\_Sc: indicates a short circuit on V<sub>CC1</sub>.
     This bit is set if V<sub>CC1</sub> stays below the V<sub>CC1\_FAIL</sub> threshold 4 ms (typ.) after the power on reset or below the reset threshold 100 ms after the POR (Power On Reset)
  - Bit [1] SDI\_stuck@
  - Bit [0] WD\_fail



#### Status registers 2

| 15 | 14 | 13 | 12       | 11 | 10 | 9 | 8          | 7       | 6     | 5          | 4                | 3        | 2  | 1                | 0    |
|----|----|----|----------|----|----|---|------------|---------|-------|------------|------------------|----------|----|------------------|------|
|    |    |    | Reserved |    |    |   | Led_Ov_Rec | Ext_Vcc | PWM_L | Standalone | LHM              | Lh_Sw_St | WE | D_Status[2       | 2:0] |
|    |    |    | _        |    |    |   | R          | R       | (1)   | R          | R <sup>(1)</sup> | R        |    | R <sup>(2)</sup> |      |

1. "Read only", real time bit.

2. "Read only" bit. These bits are cleared by a WD re-trigger.

| Address: | 0x05h |
|----------|-------|
| Туре:    | R     |

Bit [15:9] Reserved

overvoltage.

- Bit [8] Led\_Ov\_Rec Once this bit is set, the device will make a single trial to recover from an LED
- Bit [7] Ext\_Vcc: this bit reflects the signal on the Ext\_Vcc pin,
- Bit [6] PWM\_L: this bit reflects the signal on the PWM\_L pin
- Bit [5] Standalone: this bit is set if the device operates in standalone mode, without microcontroller
- Bit [4] LHM: reflects the level at LHM pin
- Bit [3] Lh\_Sw\_St: is set if the software limp home mode is activated
- Bit [2:0] WD\_status[2:0]: these bits indicate the status of the watchdog timer (see *Table 14* and see *Figure 27*)

| WD_Status[1] | WD_Status[1] | WD_Status[0] | WD timer status |
|--------------|--------------|--------------|-----------------|
| 0            | 0            | 0            | [025 %[         |
| 0            | 0            | 1            | [25 % 50 %[     |
| 0            | 1            | 1            | [50 % 75 %[     |
| 1            | 1            | 1            | [75 % 100 %[    |

Table 14. Watchdog timer status





#### Figure 27. Principle of the WD\_Status bits

### Trimming and test register

| 15    | 14                                                                           | 13  | 12        | 11     | 10      | 9       | 8        | 7        | 6         | 5        | 4        | 3        | 2 | 1 | 0 |
|-------|------------------------------------------------------------------------------|-----|-----------|--------|---------|---------|----------|----------|-----------|----------|----------|----------|---|---|---|
|       |                                                                              | TM[ | 5:0]      |        |         |         |          |          |           | Trim_B   | us[9:0]  |          |   |   |   |
| R/W   |                                                                              |     |           |        |         |         |          |          | F         | र        |          |          |   |   |   |
| Addre | ess:                                                                         | (   | 0x3Eh     |        |         |         |          |          |           |          |          |          |   |   |   |
| Туре: | e: R/W                                                                       |     |           |        |         |         |          |          |           |          |          |          |   |   |   |
| Reset | :                                                                            | (   | 0 0000    | 000 00 | 00 00   | 00b     |          |          |           |          |          |          |   |   |   |
|       | Bit [15:10] TM[5:0]: test mode selection (refer to the UQ49 test controller) |     |           |        |         |         |          |          |           |          |          |          |   |   |   |
|       |                                                                              | E   | 3it [9:0] | Irim_  | Bus[9:0 | ]: copy | of the c | data sto | red in th | ne trimr | ning fus | se cells |   |   |   |

### **Configuration register**

| 15    | 14   | 13 | 12         | 11   | 10     | 9   | 8                     | 7 | 6 | 5 | 4 | 3 | 2        | 1   | 0       |
|-------|------|----|------------|------|--------|-----|-----------------------|---|---|---|---|---|----------|-----|---------|
|       |      |    |            |      |        |     | Reserved              |   |   |   |   |   |          |     | WD_Trig |
|       |      |    |            |      |        |     | _                     |   |   |   |   |   |          |     | R/W     |
| Addre | ess: |    | 0x3Fh      |      |        |     |                       |   |   |   |   |   |          |     |         |
| Туре: |      |    | R/W        |      |        |     |                       |   |   |   |   |   |          |     |         |
| Reset | :    |    | 0000 0     | 0000 | 000 00 | 00b |                       |   |   |   |   |   |          |     |         |
|       |      | E  | Bit [15:1] | Rese | rved   |     |                       |   |   |   |   |   |          |     |         |
|       |      |    | Bit [0]    |      | •      |     | ust be to<br>copied i |   |   |   | • |   | sh the V | VD. |         |



# 4 Electrical specifications





### 4.1 Absolute maximum ratings

| Table 15. Absolute | maximum ratings <sup>(1)</sup> |
|--------------------|--------------------------------|
|--------------------|--------------------------------|

| Symbol              | Parameter                                       | Value                      | Unit |
|---------------------|-------------------------------------------------|----------------------------|------|
| V <sub>S</sub>      | DC operating supply voltage                     | 5.6 / 24                   | V    |
| V <sub>S_TR</sub>   | Transient operating supply voltage (T < 400 ms) | -0.3 / 40                  | V    |
| V <sub>SDI</sub>    | SPI data input voltage range                    | -0.3 / +5.3                | V    |
| V <sub>SDO</sub>    | SPI data output voltage range                   | -0.3 / +5.3                | V    |
| V <sub>SCK</sub>    | SPI clock voltage range                         | -0.3 / +5.3                | V    |
| V <sub>CSN</sub>    | SPI chip select not voltage range               | -0.3 /+5.3                 | V    |
| V <sub>NRES</sub>   | Reset output pin voltage range                  | -0.3 ÷ V <sub>S</sub> +0.3 | V    |
| V <sub>CC1</sub>    | Regulator1 supply voltage output                | -0.3 / + 5.5               | V    |
| V <sub>CC2</sub>    | Regulator 2 supply voltage output               | -0.3 / + 10.5              | V    |
| V <sub>ENABLE</sub> | Enable input pin voltage range                  | -0.3 ÷ V <sub>S</sub> +0.3 | V    |
| V <sub>SC</sub>     | Slope compensation input voltage range          | -0.3 / + 5.3               | V    |

| Symbol                | Parameter                                                            | Value                           | Unit |
|-----------------------|----------------------------------------------------------------------|---------------------------------|------|
| $V_{LHM}$             | Limp home mode input pin voltage range                               | -0.3 ÷ V <sub>S</sub> +0.3      | V    |
| V <sub>PWM</sub>      | Input L.F. PWM voltage range                                         | -0.3 ÷ V <sub>S</sub> +0.3      | V    |
| V <sub>PWM_L</sub>    | Logic level L.F. PWM input voltage range                             | -0.3 / +5.3                     | V    |
| V <sub>MOUT</sub>     | Multiplexed data output pin voltage range                            | -0.3 / +5.3                     | V    |
| V <sub>G1</sub>       | Driver 1 output voltage range                                        | -0.3 / (V <sub>CC2</sub> + 0.3) | V    |
| V <sub>G2</sub>       | Driver 2 gate output voltage range                                   | -0.3 / 70                       | V    |
| V <sub>EXT_VCC</sub>  | External VCC voltage range                                           | -0.3 / 5.3                      | V    |
| V <sub>CPB</sub>      | External capacitor voltage range                                     | -0.3 / 70                       | V    |
| V <sub>ISENSE</sub> + | Positive sensing res. voltage range                                  | -0.3 / 55                       | V    |
| V <sub>ISENSE</sub> - | Negative sensing res. voltage range                                  | -0.3 / 55                       | V    |
| V <sub>SP</sub>       | Sensing positive shunt res voltage range                             | -0.3 / +5.3                     | V    |
| V <sub>SN</sub>       | Sensing negative shunt res voltage range                             | -0.3 / +5.3                     | V    |
| V <sub>INP_OV</sub>   | overvoltage input pin voltage range                                  | -0.3 ÷ V <sub>S</sub> +0.3      | V    |
| V <sub>RSF</sub>      | External set frequency resistor voltage range                        | -0.3 / 5.5                      | V    |
| V <sub>C5V</sub>      | C5V ext capacitor voltage range                                      | -0.3 / 5.5                      | V    |
| V <sub>RC COMP</sub>  | External RC network input pin voltage range                          | -0.3 / 5.5                      | V    |
| V <sub>NTC</sub>      | External NTC resistor input voltage range                            | -0.3 / 5.5                      | V    |
| V <sub>LED</sub>      | LED chain drop voltage detection input range                         | -0.3 / + 65                     | V    |
| V <sub>LMODE</sub>    | LED Mode switch voltage range                                        | -0.3 / +5.3                     | V    |
| V <sub>ESD</sub>      | Electrostatic discharge (HBM R = $1.5 \text{ k}\Omega$ ; C = 100 pF) | ± 2                             | kV   |
| V <sub>ESD</sub>      | CDM model all pin                                                    | 500                             | V    |
| V <sub>ESD</sub>      | CDM for corner pin                                                   | 750                             | V    |
| Tj                    | Junction operating temperature                                       | -40 to 150                      | °C   |
| Tstg                  | Storage temperature                                                  | -55 to 150                      | °C   |

| Table 15. Absolute maximum | ratings <sup>(1)</sup> (continued) |
|----------------------------|------------------------------------|
|----------------------------|------------------------------------|

1. Maximum ratings are absolute ratings; exceeding any one of these values may cause permanent damage to the integrated circuit.

| Table | 16. | Thermal | data |
|-------|-----|---------|------|
| 14010 |     |         |      |

| Symbol                | Parameter                              | Value | Unit |
|-----------------------|----------------------------------------|-------|------|
| R <sub>Thj-case</sub> | Thermal resistance junction to case    | TBD   | °C/W |
| R <sub>Thj-amb</sub>  | Thermal resistance junction to ambient | 90    | °C/W |



# 5 Electrical characteristics

Values specified in this section are for 5.6 V  $\leq$  V\_S  $\leq$  24 V; -40 °C  $\leq$  Tj  $\leq$  150 °C, unless otherwise specified

| Symbol                | Parameter                                                              | Test condition                                                                                                             | Min  | Тур | Max  | Unit |
|-----------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>S</sub>        | Operative battery voltage                                              |                                                                                                                            | 5.6  |     | 24   | V    |
| ۱ <sub>S</sub>        | Supply current consumption in<br>continuous mode (L.F.<br>PWM = 100 %) | $V_{S} = 13.5 \text{ V}; \text{ F}_{REQ} = 300 \text{ KHz};$<br>$I_{CC1} = I_{CC2} = I_{C5V} = 0$                          |      |     | 20   | mA   |
| I <sub>S_STBY</sub>   | Supply current consumption in stand by mode                            | Enable = Low; LHM,CSN,PWM,<br>INP_OV = open; $V_{NRES} \le 5.5 V$ ;<br>$V_S = 13.5 V$ ; $T_j = 25 °C$                      |      |     | 12   | μA   |
| V <sub>SMIN</sub>     | Minimum $V_{S}$ required for reaching $V_{CC1}$ nominal value          | V <sub>S</sub> ramp up                                                                                                     | 4.8  | 5.2 | 5.6  | V    |
| V <sub>SMIN_HYS</sub> | V <sub>SMIN</sub> hysteresis                                           | V <sub>S</sub> ramp down                                                                                                   |      | 0.2 |      | V    |
| t <sub>VSM</sub>      | V <sub>SMIN</sub> filtering time                                       |                                                                                                                            | 13.5 | 16  | 18.5 | μs   |
| V <sub>CC1</sub>      | D.C. logic supply output voltage                                       | 1 < -I <sub>CC1</sub> < 10 mA                                                                                              | 4.9  | 5   | 5.1  | V    |
| -I <sub>CC1</sub>     | Output current capability                                              | $V_{S} = 13.5 \text{ V}; V_{CC1} = V_{CC1_1mA} - 0.1 \text{ V}^{(1)}$                                                      | 50   |     |      | mA   |
| V <sub>CC1_DROP</sub> | Drop voltage to $V_{S:}$<br>$V_{CC1_DROP} = (V_S - V_{CC1})$           | -I <sub>CC1</sub> = 10 mA                                                                                                  |      |     | 500  | mV   |
| V <sub>CC1_LINE</sub> | Line regulation voltage                                                | -I <sub>CC1</sub> = 10 mA;<br>V <sub>CC1@5.6</sub> - V <sub>CC1@24</sub>                                                   |      |     | 5    | mV   |
| V <sub>CC1_LOAD</sub> | Load regulation voltage                                                | $-I_{CC1} = 1$ to 10 mA; V <sub>S</sub> = 13.5 V                                                                           |      |     | 10   | mV   |
|                       | $V_{CC1}$ fail detection threshold <sup>(2)</sup>                      | V <sub>S</sub> ≥V <sub>SMIN</sub> ; V <sub>CC1</sub> rising                                                                | 2.4  | 2.6 | 2.8  | V    |
| V <sub>CC1_FAIL</sub> |                                                                        | V <sub>S</sub> ≥V <sub>SMIN</sub> ; V <sub>CC1</sub> falling                                                               | 1.9  | 2.1 | 2.3  | V    |
| t <sub>V1F</sub>      | Internal filtering time for $v_{\text{cc1}}$ fail detection            | V <sub>S</sub> ≥ V <sub>SMIN</sub>                                                                                         | 1.7  | 2   | 2.3  | μs   |
| t <sub>SHTV1A</sub>   | Time to detect a short on V1 regulator at turn-on                      | $V_{S} \ge V_{SMIN}; V_{CC1} < V_{CC1_FAIL};$<br>t ≥ t <sub>SHTV1A</sub>                                                   |      | 4   |      | ms   |
| t <sub>SHTV1B</sub>   | Time to detect a short on V1 regulator at turn-on                      | $ \begin{array}{l} V_{S} \geq V_{SMIN}; \\ V_{CC1\_FAIL} \leq V_{CC1} \leq V_{CC1\_TH}; \\ t \geq t_{SHTV1B} \end{array} $ |      | 100 |      | ms   |
| CV <sub>CC1</sub>     | Load capacitance                                                       | A good quality (Low ESR) capacitor is recommended                                                                          | 1    | 10  |      | μF   |
| V <sub>CC1_OT</sub>   | Regulator 1 over temperature detection level                           |                                                                                                                            | 150  | 175 | 190  | °C   |



| Symbol                  | Parameter                                                 | Test condition | Min | Тур | Max | Unit |
|-------------------------|-----------------------------------------------------------|----------------|-----|-----|-----|------|
| V <sub>CC1_OT_HYS</sub> | Hysteresis                                                |                | 20  | 25  | 30  | °C   |
| t <sub>V1OT</sub>       | Filtering time for regulator 1 over temperature detection |                |     | 1   |     | ms   |

| Table 17. VS and V <sub>CC1</sub> | pin characteristics | (continued) |
|-----------------------------------|---------------------|-------------|
|                                   | pin onaraoteristios | (oominaca)  |

1.  $V_{CC1_{1mA}}$  is  $V_{CC1}$  at  $I_{LOAD}$  = 1 mA;  $V_{S}$  = 13.5 V.

2. Minimum  $V_{CC1}$  voltage for keep RAM data.

| Symbol                  | Parameter                                                   | Test condition                                                                                                                          | Min  | Тур | Max  | Units |
|-------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| V <sub>CC2</sub>        | D.C. logic supply output voltage                            | $1 \le -I_{CC2} \le 10 \text{ mA};$<br>V <sub>S</sub> = 13.5 V; V <sub>PWM_L</sub> = 0                                                  | 9.5  | 10  | 10.5 | V     |
| -I <sub>CC2</sub>       | Output current capability                                   |                                                                                                                                         | 20   |     |      | mA    |
| V <sub>CC2_DROP</sub>   | Drop voltage to $V_S$ :<br>$V_{CC2_DROP} = (V_S - V_{CC2})$ | $-I_{CC2} = 1 \text{ mA}; V_{CC2} = 9.5 \text{ V};$<br>$V_{PWM\_L} = 0$                                                                 |      |     | 100  | mV    |
| -I <sub>CC2_SHT</sub>   | Short output current limitation                             | $\label{eq:VCC2} \begin{array}{l} 0 \leq V_{CC2} \leq V_{CC2\_1mA}; \\ V_{S} = 13.5 \; V; \; V_{PWM\_L} = 0 \end{array}$                |      |     | 100  | mA    |
| CV <sub>CC2</sub>       | Load capacitance                                            | A good quality (Low ESR)<br>capacitor is recommended for<br>correct managing gate peaks<br>current during switching On<br>and OFF of G1 | 10   |     |      | μF    |
| V <sub>CC2_OT</sub>     | Regulator 2 over temperature detection level                |                                                                                                                                         | 150  | 175 | 190  | °C    |
| V <sub>CC2_OT_HYS</sub> | Over temperature detection level hysteresis                 |                                                                                                                                         | 20   | 25  | 30   | °C    |
| V <sub>C5V</sub>        | Internal 5 V output voltage                                 | $0 \le -I_{C5V} \le 2.5 \text{ mA}$                                                                                                     | 4.75 | 5   | 5.25 | V     |
| -I <sub>C5V</sub>       | 5 V output current                                          | $V_{C5V} = V_{C5V_1mA}^{(2)} - 0.1$                                                                                                     | 2.5  |     |      | mA    |
| -I <sub>C5V_SHT</sub>   | Short output current limitation                             | $0 \le V_{C5V} \le V_{C5V_{1mA}}^{(3)}$<br>(pulsed s.c. no continuous short)                                                            |      |     | 50   | mA    |
| C <sub>5V</sub>         | Load capacitance See Figure 34                              |                                                                                                                                         | 1    |     |      | μF    |

#### Table 18. $V_{CC2}$ and C5V pin characteristics

1.  $V_{CC2_{1mA}}$  is the value of  $V_{CC2}$  at I load = 1 mA,  $V_S$  = 13.5 V;  $T_j$  = 25 °C.

2.  $V_{C5V_{1mA}}$  is the value of  $V_{C5V}$  at external  $I_{C5V}$  load = 1 mA,  $V_{S}$  = 13.5 V;  $T_{j}$  = 25 °C.

3.  $V_{C5V_{1mA}}$  is the value of  $V_{C5V}$  at external  $I_{C5V}$  load = 1 mA,  $V_{S}$  = 13.5 V;  $T_{j}$  = 25 °C.

| Table 19. NRES and L <sub>MODE</sub> pit | n characteristics |
|------------------------------------------|-------------------|
|------------------------------------------|-------------------|

| Symbol              | Parameter                             | Test condition                         | Min | Тур | Max | Unit |
|---------------------|---------------------------------------|----------------------------------------|-----|-----|-----|------|
| V <sub>CC1_TH</sub> | Reset intervention threshold          |                                        | 4.6 | 4.7 | 4.8 | V    |
| T <sub>RR</sub>     | V <sub>CC1</sub> reset filtering time | V <sub>CC1</sub> < V <sub>CC1_TH</sub> |     | 16  |     | μs   |



| Symbol               | Parameter                                               | Test condition                                                | Min | Тур | Max | Unit |
|----------------------|---------------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| t <sub>FS</sub>      | V <sub>CC1</sub> reset time-out for fail safe detection | $V_{S} \ge V_{SMIN};$<br>$V_{CC1} < V_{CC1_TH}; t \ge t_{FS}$ |     | 2   |     | ms   |
| T <sub>RD</sub>      | Reset delay time                                        | $V_{CC1} \ge V_{CC1_{TH}}$                                    |     | 2   |     | ms   |
| I <sub>NRES</sub>    | High state reset sink current                           | $V_{NRES} = V_S$ ; NRES active                                | 0.5 | 1.7 | 3.5 | mA   |
| I <sub>NRES</sub>    | High state reset leakage current                        | V <sub>NRES</sub> = V <sub>S</sub> ; NRES<br>inactive         |     |     | 300 | μA   |
| V <sub>NRES_L</sub>  | Reset I/O low state level                               | $V_{CC1} \le V_{CC1_TH};$<br>$I_{NRES} = 1 \text{ mA}$        |     |     | 0.5 | V    |
| $V_{LMODE_H}$        | Led mode switch high state input                        |                                                               | 4   |     |     | V    |
| V <sub>LMODE_L</sub> | Led mode switch low state input                         |                                                               |     |     | 1   | V    |
| -I <sub>LMODE</sub>  | Internal pull up current source                         | V <sub>LMODE</sub> = 0                                        | 10  | 18  | 25  | μA   |

| Table 19. NRES and L <sub>MODE</sub> | pin characteristics ( | continued) |
|--------------------------------------|-----------------------|------------|
|                                      |                       |            |

#### Table 20. G1 driver 1 pin characteristics

| Symbol            | Parameter                   | Test condition                                                                    | Min | Тур | Max       | Unit |
|-------------------|-----------------------------|-----------------------------------------------------------------------------------|-----|-----|-----------|------|
| V <sub>G1_H</sub> | Gate1 high level            |                                                                                   | 5   |     | $V_{CC2}$ | V    |
| V <sub>G1_L</sub> | Gate1 low level             |                                                                                   |     |     | 0.5       | V    |
| tr_G1             | Gate1 charging rise time    | CG = 4.7 nF; V <sub>GS1</sub> rising from<br>10 % to 90 %; V <sub>S</sub> ≥ 10 V  |     |     | 40        | ns   |
| tf_G1             | Gate1 discharging fall time | CG = 4.7 nF; V <sub>GS1</sub> falling from<br>90 % to 10 %; V <sub>S</sub> ≥ 10 V |     |     | 40        | ns   |

#### Table 21. G2 pin characteristics (driver2)

| Symbol             | Parameter                                    | Test condition                                                                                                                             | Min                         | Тур | Мах                         | Unit |
|--------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----------------------------|------|
| V <sub>G2_H</sub>  | High state output<br>V <sub>G2</sub> voltage | PWM_L = High;<br>V(I <sub>SENSE+</sub> ) = 30 V                                                                                            | V(I <sub>SENSE+</sub> ) +10 |     | V(I <sub>SENSE+</sub> ) +16 | V    |
| V <sub>G2_L</sub>  | Low state output<br>voltage V <sub>G2</sub>  | PWM_L = Low;<br>V(I <sub>SENSE+</sub> ) = 30 V                                                                                             |                             |     | 0.05                        | V    |
| -І <sub>G2_Н</sub> | Gate 2 high state output current             | $\label{eq:pwm_l} \begin{array}{l} PWM\_L = High; \\ V_{GS\_M2} = 6 \ V^{(1)}; C_{GS\_M2} = 1 \ nF; \\ V(I_{SENSE+}) = 30 \ V \end{array}$ | 200                         |     |                             | μA   |
| I <sub>G2_L</sub>  | Gate 2 low state output current              | $\label{eq:pwm_l} \begin{array}{l} PWM\_L = Low;  V_{GS\_M2} = 6   V^{(2)}; \\ C_{GS\_M2} = 1   nF; \\ V(I_{SENSE+}) = 30   V \end{array}$ | 200                         |     |                             | μA   |

I<sub>G2\_H</sub> current is measured when the voltage across gate and source of Mosfet M2 (V<sub>GS\_M2</sub>) reaches a value of 6 V during its rising transient.

2.  $I_{G2}$  current is measured when the voltage across gate and source of Mosfet M2 ( $V_{GS}M_2$ ) reaches a value of 6 V during its falling transient.



| Symbol                   | Parameter                                       | Test condition                                                                 | Min                  | Тур          | Max   | Unit    |
|--------------------------|-------------------------------------------------|--------------------------------------------------------------------------------|----------------------|--------------|-------|---------|
| V <sub>RSF</sub>         | Voltage at pin R <sub>SF</sub>                  | I <sub>RSF</sub> = 42 μA                                                       | 1.12                 | 1.21         | 1.25  | V       |
| F <sub>O</sub>           | DC-DC converter frequency range                 | See Figure 12                                                                  | 100                  |              | 500   | kHz     |
| F <sub>O_S</sub>         | Oscillator frequency spread at 100 Khz          | I <sub>RSF</sub> = 14 μA<br>(F <sub>O</sub> ≈ 100 Khz)                         | 80                   | 100          | 120   | kHz     |
| F <sub>O_S</sub>         | Oscillator frequency spread at 300 Khz          | I <sub>RSF</sub> = 42 μA<br>(F <sub>O</sub> ≈ 300 Khz)                         | 240                  | 300          | 360   | kHz     |
| F <sub>O_S</sub>         | Oscillator frequency spread at 500 Khz          | I <sub>RSF</sub> = 72 μA<br>(F <sub>O</sub> ≈ 500 Khz)                         | 400                  | 500          | 600   | kHz     |
| Duty cycle               | DC-DC converter max duty cycle limit            | I <sub>RSF</sub> = 42 μA<br>(F <sub>O</sub> ≈ 300 Khz)                         | 88                   | 90           | 92    | %       |
|                          |                                                 | I <sub>RSF</sub> = 12 μA; RC <sub>COMP</sub> = 0<br>(F <sub>O</sub> ≈ 100 Khz) |                      | 1170<br>11.8 |       | ns<br>% |
| T <sub>ON_MIN</sub>      | Minimum ON time                                 | $I_{RSF} = 42 \ \mu A; \ RC_{COMP} = 0$<br>$F_{O} \approx 300 \ Khz$           | 11                   | 420<br>12.6  | 14    | ns<br>% |
|                          |                                                 | I <sub>RSF</sub> = 72 μA; RC <sub>COMP</sub> = 0<br>(F <sub>O</sub> ≈ 500 Khz) |                      | 252<br>12.6  |       | ns<br>% |
| F <sub>MOD</sub>         | Modulation frequency of the internal oscillator | See Section 3.5: Control<br>registers (RAM) F <sub>MOD</sub> [0:1]             | 1.95, 3.9, 7.8, 15.6 |              | KHz   |         |
| $D\% = \Delta F_0 / F_0$ | Frequency deviation factor                      | See Section 3.5: Control<br>registers (RAM) F <sub>DEV</sub> [0:2]             | 0 to ±3              | 35 (step ±   | ±5 %) | %       |

| Table 23, PWM L, PWM | MOUT pin characteristics |
|----------------------|--------------------------|
|                      |                          |

| Symbol                | Parameter                                | Test condition              | Min | Тур | Max | Unit |
|-----------------------|------------------------------------------|-----------------------------|-----|-----|-----|------|
| TON <sub>PWM_L</sub>  | Minimum PWM_L on time                    | Q <sub>G</sub> = 9 nC       | 100 |     |     | μs   |
| PWM_L <sub>LOW</sub>  | Low level PWM_L input voltage            |                             |     |     | 1   | V    |
| PWM_L <sub>HIGH</sub> | High level PWM_L input voltage           |                             | 4   |     |     | V    |
| I <sub>PWM_L_PD</sub> | Pull down current source                 |                             | 20  | 28  | 35  | μA   |
| PWM <sub>LOW</sub>    | Low level PWM input voltage              |                             |     |     | 1   | V    |
| PWM <sub>HIGH</sub>   | High level PWM input voltage             |                             | 4   |     |     | V    |
| R <sub>PWM_PD</sub>   | Pull Down resistor                       |                             | 50  | 230 | 500 | kΩ   |
| V <sub>MOUT_H</sub>   | High state output voltage (digital mode) | -I <sub>MOUT</sub> = 0.1 mA | 4   |     |     | V    |
| V <sub>MOUT_L</sub>   | Low state output voltage (digital mode)  | I <sub>MOUT</sub> = 0.1 mA  |     |     | 1   | V    |
| Z <sub>MOUT</sub>     | Analogue mode output impedance           |                             |     | 10  |     | kΩ   |



| Symbol                                               | Parameter                                                                                                       | Test condition                                                                                        | Min                         | Тур                                       | Max                         | Units |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------|-----------------------------|-------|
| VI <sub>SENSE+IR</sub> ,<br>VI <sub>SENSE-IR</sub>   | Sensing resistor input voltage range                                                                            |                                                                                                       | 0                           |                                           | 49                          | V     |
| VI <sub>SENSE+</sub><br>VI <sub>SENSE-</sub>         | Common mode input<br>range                                                                                      |                                                                                                       | 0                           |                                           | 49                          | V     |
| (VI <sub>SENSE+</sub> -<br>VI <sub>SENSE-</sub> )    | Operative differential<br>input voltage range                                                                   |                                                                                                       | -1                          |                                           | 0.3                         | V     |
| (VI <sub>SENSE+</sub> -<br>VI <sub>SENSE-</sub> )_TH | LED over current protection threshold                                                                           | $V(I_{SENSE}+) = 25 V;$<br>$V_{LREF} = V_{LREF_{16}};$<br>$V_{RCCOMP} = 2 V$                          | V <sub>LREF</sub> +<br>0.14 | V <sub>LREF</sub> +<br>0.18               | V <sub>LREF</sub> +<br>0.24 | V     |
| I <sub>SENSE_CD</sub>                                | Current consumption<br>from I <sub>SENSE+</sub><br>(LED_OV)                                                     | V <sub>SENSE+</sub> = V <sub>SENSE-</sub> = 25 V                                                      | 3                           | 5                                         | 10                          | mA    |
| V <sub>SENSE_MAX_1</sub>                             | Threshold at pin<br>I <sub>SENSE+</sub> for overvoltage<br>protection (activation)                              |                                                                                                       | 49.5                        | 52                                        | 55                          | V     |
| V <sub>SENSE_MAX_2</sub>                             | Threshold at pin<br>I <sub>SENSE+</sub> for overvoltage<br>protection (de-<br>activation)                       |                                                                                                       | 25                          | 33                                        | 35                          | V     |
| V <sub>OFFS</sub>                                    | OTA input offset voltage                                                                                        | $V_{LREF} = 0 V; V(I_{SENSE}+) = 25 V;$<br>$V_{RCCOMP} = 2 V$                                         | -10                         |                                           | 10                          | mV    |
| I <sub>OFFS</sub>                                    | OTA input offset current                                                                                        | V(I <sub>SENSE</sub> +) = 25 V;<br>V <sub>RCCOMP</sub> = 2 V                                          |                             |                                           | 10                          | μA    |
| G <sub>M</sub>                                       | Transconductance gain                                                                                           | $V(I_{SENSE}+) = 25 V;$<br>$V_{RCCOMP} = 2 V$                                                         | 0.95                        | 1.2                                       |                             | mS    |
| -I <sub>COMP</sub>                                   | Sourced output current                                                                                          | $V_{LREF} = V_{LREF_{16}};$<br>( $V_{SENSE+} - V_{SENSE-}) = 0$                                       | 50                          | 175                                       |                             | μA    |
| lagun                                                | Sunk output current                                                                                             | V <sub>LREF</sub> = V <sub>LREF_16</sub> ;<br>(VI <sub>SENSE+</sub> - VI <sub>SENSE-</sub> ) = 300 mV | 50                          | 175                                       |                             | μA    |
| I <sub>COMP</sub>                                    | Sunk Sulput Current                                                                                             | V <sub>LREF</sub> = V <sub>LREF_16</sub> ;<br>(VI <sub>SENSE+</sub> - VI <sub>SENSE-</sub> ) = 1 V    | 100                         | 300                                       |                             | μΛ    |
| V <sub>COMP</sub>                                    | Output voltage range                                                                                            |                                                                                                       | 0                           |                                           | 3.5                         | V     |
| V <sub>LREF_16</sub>                                 | Default internal voltage<br>reference for constant<br>LED current regulation                                    | Internal LED current<br>register = 16d; V <sub>NTC</sub> = 5 V                                        | 142                         | 150                                       | 158                         | mV    |
| V <sub>LREF</sub>                                    | Internal voltage<br>reference range-for<br>setting output LED<br>current <sup>(1)</sup>                         | V <sub>NTC</sub> = 5 V                                                                                |                             | (8 + N) /<br>24 *<br>V <sub>LREF_16</sub> |                             | mV    |
| V <sub>LREF_NTC</sub>                                | Max internal V <sub>LREF</sub><br>reduction caused by<br>NTC intervention<br>(thermal LED current<br>reduction) | V <sub>NTC</sub> = 0 V                                                                                |                             | 0.5 *<br>V <sub>LREF</sub>                |                             | mV    |

Table 24.  $I_{\text{SENSE+}}, \, I_{\text{SENSE-}}$  pin, and O.T.A. characteristics



| Table 24. I <sub>SENSE+</sub> , I <sub>SENSE-</sub> pin, and U.I.A. characteristics (continued) |                                                                           |                                                                     |                               |                                           |                    |       |  |  |  |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------|-------------------------------------------|--------------------|-------|--|--|--|
| Symbol                                                                                          | Parameter                                                                 | Test condition                                                      | Min                           | Тур                                       | Max                | Units |  |  |  |
| V <sub>LREF-STEP</sub>                                                                          | Internal voltage<br>reference step                                        |                                                                     |                               | 4 / 3 *<br>(V <sub>LREF_16</sub><br>/ 31) |                    | mV    |  |  |  |
|                                                                                                 |                                                                           | $I_{SP}$ , $I_{SN}$ pin characteristics                             |                               |                                           |                    |       |  |  |  |
| $V_{SP,}V_{SN}$                                                                                 | Shunt resistor input voltage range                                        |                                                                     | -0.3                          |                                           | 5                  | V     |  |  |  |
| V <sub>SP</sub> -V <sub>SN</sub>                                                                | Differential input voltage range                                          |                                                                     | -0.3                          |                                           | 0.5                | V     |  |  |  |
| G <sub>LA_CPK</sub>                                                                             | Gain of internal linear amplifier                                         | V <sub>SP</sub> = 100 mV; V <sub>SN</sub> = 0 V; Pin<br>SC floating | 8                             | 9.8                                       | 12                 |       |  |  |  |
| V <sub>LA_OFFS</sub>                                                                            | Linear amplifier output offset voltage                                    | $V_{SP} = V_{SN} = 0$                                               |                               | 150                                       | 350                | mV    |  |  |  |
| V <sub>CL_31</sub>                                                                              | Default internal<br>reference for the<br>current limiter <sup>(3)</sup>   | Internal C.L. register = 31                                         |                               | 3.5                                       |                    | v     |  |  |  |
| (V <sub>SP</sub> -V <sub>SN</sub> ) <sub>TH</sub>                                               | Differential threshold<br>voltage for activate max<br>input current prot. | Internal C.L. register = 31;<br>$V_{SC} = 5 V$                      | 300                           | 350                                       | 400                | mV    |  |  |  |
| V <sub>CL</sub>                                                                                 | Internal C.L. voltage<br>reference range                                  |                                                                     | 0.279 *<br>V <sub>CL_31</sub> |                                           | V <sub>CL_31</sub> | V     |  |  |  |
| V <sub>CL_STEP</sub>                                                                            | Internal C.L. voltage reference step                                      |                                                                     |                               | (0.721 *<br>V <sub>CL_31</sub> /<br>31)   |                    | V     |  |  |  |

| Table 24, Jossier | locuer pin, and  | I O.T.A. characte | ristics (continued) |
|-------------------|------------------|-------------------|---------------------|
| SENSE+            | SENSE- Pill, and |                   |                     |

1. Writing into 5 bit LED Current Register via SPI.

2. N is the number corresponding to the 5 bits of LED\_CURR control register.

3. Settable by loading the 5 bit C.L. Register via SPI.

| Table 2 | 25. | SC | pin | characteristics |
|---------|-----|----|-----|-----------------|
|---------|-----|----|-----|-----------------|

| Symbol               | Parameter                  | Test condition                                                             | Min  | Тур | Max  | Units |
|----------------------|----------------------------|----------------------------------------------------------------------------|------|-----|------|-------|
| V <sub>SC_low</sub>  | Min ramp voltage at pin SC | I <sub>SC</sub> = 0; F <sub>O</sub> = 300 kHz;<br>I <sub>RSF</sub> = 42 μA | 0.12 | 0.2 | 0.3  | V     |
| V <sub>SC_HIGH</sub> | Max ramp voltage at pin SC | I <sub>SC</sub> = 0; F <sub>O</sub> = 300 kHz;<br>I <sub>RSF</sub> = 42 μA | 1.7  | 2   | 2.4  | V     |
| R <sub>SC</sub>      | Ext. resistor range        |                                                                            | 10   |     | 1000 | kΩ    |

| Table 26. | V <sub>LED</sub> pin characteristics |
|-----------|--------------------------------------|
|-----------|--------------------------------------|

| Symbol | Parameter                            | Test condition           | Min | Тур | Max               | Units |
|--------|--------------------------------------|--------------------------|-----|-----|-------------------|-------|
| V      | Operative input voltage range for OV | L <sub>MODE</sub> = low  | 0   |     | 5                 | V     |
| VLED   | detection                            | L <sub>MODE</sub> = high | VS  |     | V <sub>S</sub> +5 | v     |



| Symbol               | Parameter                                             | Test condition           | Min                     | Тур                      | Max                     | Units |
|----------------------|-------------------------------------------------------|--------------------------|-------------------------|--------------------------|-------------------------|-------|
| R <sub>VLED_PD</sub> | Pull down resistor                                    |                          | 0.4                     | 0.8                      | 1.2                     | mΩ    |
| OV_TH1               | LED overvoltage threshold 1<br>boost application      | L <sub>MODE</sub> = low  | 3.4                     | 3.5                      | 3.6                     | V     |
| OV_TH2               | LED overvoltage threshold 2 boost application         | L <sub>MODE</sub> = low  | 2.3                     | 2.5                      | 2.7                     | V     |
| OV_TH1_VS            | LED overvoltage threshold 1<br>buck-boost application | L <sub>MODE</sub> = high | V <sub>S</sub> +<br>3.3 | V <sub>S</sub> +<br>3.55 | V <sub>S</sub> +<br>3.8 | V     |
| OV_TH2_VS            | LED overvoltage threshold 2<br>buck-boost application | L <sub>MODE</sub> = high | V <sub>S</sub> +<br>2.2 | V <sub>S</sub> +<br>2.45 | V <sub>S</sub> +<br>2.7 | V     |

Table 26. V<sub>LED</sub> pin characteristics (continued)

| Table 27. INP_OV pin characteris | tics (input overvoltage shu | t dowr | n) |  |   |
|----------------------------------|-----------------------------|--------|----|--|---|
|                                  |                             |        |    |  | 1 |

| Symbol                  | Parameter                              | Test condition     | Min | Тур | Max | Units |
|-------------------------|----------------------------------------|--------------------|-----|-----|-----|-------|
| V <sub>INP_OV</sub>     | Operative input overvoltage range      |                    | 0   |     | 5   | V     |
| -I <sub>INP_OV</sub>    | Pull UP current source at input INP_OV | $V_{INP_OV} = 0 V$ | 10  | 18  | 25  | μA    |
| V <sub>INP_OV_TH1</sub> | Internal voltage reference 1           |                    | 3.4 | 3.6 | 3.7 | V     |
| V <sub>INP_OV_TH2</sub> | Internal voltage reference 2           |                    | 2.7 | 2.9 | 3.1 | V     |

#### Table 28. NTC pin characteristics

| Symbol               | Parameter                                                    | Test condition        | Min  | Тур  | Max  | Units |
|----------------------|--------------------------------------------------------------|-----------------------|------|------|------|-------|
| V <sub>NTC</sub>     | Operative NTC voltage range                                  |                       | 0    |      | 5    | V     |
| I <sub>NTC</sub>     | Pull down current source                                     | V <sub>NTC</sub> =5 V | 5    | 10   | 15   | μΑ    |
| V <sub>NTC_TH1</sub> | Reference for current LED thermal regulation, temp ramp up   | LED temp ramp up      | 1.13 | 1.2  | 1.27 | V     |
| V <sub>NTC_TH2</sub> | Reference for current LED thermal regulation, temp ramp down | LED temp ramp down    | 1.38 | 1.45 | 1.52 | V     |

#### Table 29. ENABLE, LHM pin characteristics

| Symbol                 | Parameter                           | Test condition       | Min | Тур | Max | Units |
|------------------------|-------------------------------------|----------------------|-----|-----|-----|-------|
| V <sub>ENABLE_L</sub>  | Low level ENABLE input voltage      |                      |     |     | 1   | V     |
| V <sub>ENABLE_H</sub>  | High level ENABLE input voltage     |                      | 4   |     |     | V     |
| R <sub>ENABLE_PD</sub> | Enable pull down resistor           |                      | 50  | 250 | 500 | kΩ    |
| V <sub>LHM_L</sub>     | Low level limp home mode input pin  |                      |     |     | 1   | V     |
| V <sub>LHM_H</sub>     | High level limp home mode input pin |                      | 4   |     |     | V     |
| I <sub>LHM_PU</sub>    | Limp home pin pull up current       | V <sub>HLM</sub> = 0 | 10  | 18  | 25  | μA    |



| [       |                                   |                                                     |     |     |     |       |
|---------|-----------------------------------|-----------------------------------------------------|-----|-----|-----|-------|
| Symbol  | Parameter                         | Test condition                                      | Min | Тур | Max | Units |
| POR_TH1 | Internal power on reset threshold | $V_{C5V}$ rising; $V_S$ = 13.5 V; C5V = 10 $\mu F$  | 3.2 | 3.7 | 4.2 | V     |
| POR_TH2 | Internal power on reset threshold | $V_{C5V}$ falling; $V_S$ = 13.5 V; C5V = 10 $\mu F$ | 2.7 | 3.4 | 3.7 | V     |

#### Table 30. Power on reset

#### Table 31. Watchdog and timers parameters

| Symbol               | Parameter               | Test condition | Min | Тур                       | Max | Units |
|----------------------|-------------------------|----------------|-----|---------------------------|-----|-------|
| t <sub>WDTO</sub>    | Watchdog timeout window |                |     | 100 or 200 <sup>(1)</sup> |     | ms    |
| t <sub>DStart</sub>  | Start time window       |                |     | 5                         |     | ms    |
| t <sub>EnRecov</sub> |                         |                |     | 5                         |     | ms    |

1. Selectable by SPI command.



# 6 SPI electrical characteristics

### 6.1 DC characteristics

The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V  $\leq$  V<sub>S</sub>  $\leq$  24 V; all outputs open; T<sub>j</sub> = -40 °C to 150 °C, unless otherwise specified.

| Symbol              | Parameter                    | Test condition                                      | Min                     | Тур | Max                     | Unit |
|---------------------|------------------------------|-----------------------------------------------------|-------------------------|-----|-------------------------|------|
| Inputs: CS          | SN, CLK, DI                  |                                                     |                         | Į   |                         |      |
| V <sub>IL</sub>     | Input voltage low level      | V <sub>S</sub> = 13.5 V                             |                         |     | 0.3<br>V <sub>C5V</sub> | V    |
| V <sub>IH</sub>     | Input voltage high level     | V <sub>S</sub> = 13.5 V                             | 0.7<br>V <sub>C5V</sub> |     |                         | V    |
| V <sub>IHYS</sub>   | Input hysteresis             | V <sub>S</sub> = 13.5 V                             | 500                     |     |                         | mV   |
| I <sub>CSN in</sub> | CSN pull-up current source   | V <sub>S</sub> = 13.5 V                             | 10                      | 18  | 25                      | μA   |
| I <sub>CLK in</sub> | CLK pull-down current source | V <sub>S</sub> = 13.5 V                             | 20                      | 25  | 30                      | μA   |
| I <sub>DI in</sub>  | DI pull-down current source  | V <sub>S</sub> = 13.5 V                             | 20                      | 25  | 30                      | μA   |
| Output: D           | 0                            |                                                     |                         |     |                         |      |
| V <sub>OL</sub>     | Output voltage low level     | I <sub>OL</sub> = 5 mA;<br>V <sub>S</sub> = 13.5 V  |                         |     | 0.3<br>V <sub>C5V</sub> | V    |
| V <sub>OH</sub>     | Output voltage high level    | I <sub>OH</sub> = -5 mA;<br>V <sub>S</sub> = 13.5 V | 0.7<br>V <sub>C5V</sub> |     |                         | V    |

| Table 32. | SPI DC | characteristics |
|-----------|--------|-----------------|
|-----------|--------|-----------------|

### 6.2 AC characteristics

The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V  $\leq$  V<sub>S</sub>  $\leq$  24 V; all outputs open; T<sub>j</sub> = -40 °C to 150 °C, unless otherwise specified.

| Symbol                          | Parameter                        | Test condition | Min | Тур | Max | Unit |
|---------------------------------|----------------------------------|----------------|-----|-----|-----|------|
| C <sub>OUT</sub> <sup>(1)</sup> | Output capacitance (DO)          |                | _   | —   | 10  | pF   |
| C <sub>IN</sub> <sup>(1)</sup>  | Input capacitance (DI, CSN, CLK) |                |     |     | 10  | pF   |

1. Value of input capacity is not measured in production test. Parameter guaranteed by design.



### 6.3 Dynamic characteristics

The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V  $\leq$  V<sub>S</sub>  $\leq$  24 V; all outputs open; T<sub>j</sub> = -40 °C to 150 °C, unless otherwise specified.

For definition of the parameters please see *Figure 29* and *Figure 30*.

| Symbol              | Parameter                                          | Test condition                                                                                                                                                                                                     | Min | Тур | Max | Unit |
|---------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>CSNQVL</sub> | DO enable from tristate to<br>low level            | $\label{eq:cdot} \begin{array}{l} \text{CDO} = 100 \text{ pF; } \text{I}_{\text{DO}} = 1 \text{ mA;} \\ \text{pull-up load to } \text{V}_{\text{CC}}\text{;} \\ \text{V}_{\text{CC1}} = 5.0 \text{ V} \end{array}$ |     | 100 | 250 | ns   |
| t <sub>CSNQVH</sub> | DO enable from tristate to<br>high level           | CDO = 100 pF; $I_{DO}$ = -<br>1 mA; pull-down load to<br>GND; $V_{CC1}$ = 5.0 V                                                                                                                                    |     | 100 | 250 | ns   |
| t <sub>CSNQTL</sub> | DO disable from low level to tristate              | $\begin{array}{l} C_{DO} = 100 \text{ pF; } I_{DO} = 4 \text{ mA;} \\ \text{pull-up load to } V_{CC}; \\ V_{CC1} = 5.0 \text{ V} \end{array}$                                                                      |     | 380 | 450 | ns   |
| t <sub>CSNQTH</sub> | DO disable from high level to tristate             | $\begin{array}{l} C_{DO} = 100 \text{ pF}, \text{ I}_{DO} = -4 \text{ mA};\\ \text{pull-down load to GND};\\ \text{V}_{CC1} = 5.0 \text{ V} \end{array}$                                                           |     | 380 | 450 | ns   |
| t                   | CLK falling until DO valid                         | $V_{DO} < 0.3 V_{CC} \text{ or}$<br>$V_{DO} > 0.7 V_{CC}; C_{DO} = 5 \text{ pF};$<br>$V_{CC1} = 5.0 \text{ V}$                                                                                                     |     |     |     | ns   |
| <sup>t</sup> CLKQV  |                                                    |                                                                                                                                                                                                                    |     |     |     | ns   |
| t <sub>SCSN</sub>   | CSN setup time, CSN low before rising edge of CLK  | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           | 400 |     |     | ns   |
| t <sub>SDI</sub>    | DI setup time, DI stable before rising edge of CLK | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           | 200 |     |     | ns   |
| t <sub>HCLK</sub>   | minimum CLK high time                              | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           | 115 |     |     | ns   |
| t <sub>LCLK</sub>   | minimum CLK low time                               | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           | 115 |     |     | ns   |
| t <sub>HCSN</sub>   | minimum CSN high time                              | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           | 4   |     |     | μs   |
| t <sub>SCLK</sub>   | CLK setup time before<br>CSN rising                | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           | 400 |     |     | ns   |
| t <sub>r DO</sub>   | DO rise time                                       | $C_{DO} = 100 \text{ pF}; V_{CC1} = 5.0 \text{ V}$                                                                                                                                                                 |     | 80  | 140 | ns   |
| t <sub>f DO</sub>   | DO fall time                                       | C <sub>DO</sub> = 100 pF; V <sub>CC1</sub> = 5.0 V                                                                                                                                                                 |     | 50  | 100 | ns   |
| t <sub>r in</sub>   | rise time of input signal<br>DI, CLK, CSN          | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           |     |     | 100 | ns   |
| t <sub>f in</sub>   | fall time of input signal<br>DI, CLK, CSN          | V <sub>CC1</sub> = 5.0 V                                                                                                                                                                                           |     |     | 100 | ns   |

Table 34. SPI dynamic characteristics





Figure 29. SPI timing parameters

Figure 30. SPI input and output timing parameters







Figure 31. SPI maximum clock frequency

The maximum SPI clock frequency can be calculated as follows (see *Figure 31*):

 $t_{CLKQV}(total) = t_{CLKrise}(uC) + t_{CLKfilt}(PCB) + t_{CLKQV}(slave) + t_{setup}(uC)$ 

 $f_{CLK}(max) < \frac{1}{2} x t_{CLKQV}(total)$ 

Example:

 $t_{\mathsf{CLKQV}} = 25 \text{ ns} + 100 \text{ ns} + 250 \text{ ns} + 25 \text{ ns} = 400 \text{ ns}$   $f_{\mathsf{CLK}}(\mathsf{max}) < 1.25 \text{ MHz}$ 









Figure 33. Handshake procedure at start up with microcontroller on board



## 7 Application circuits

Typical application circuits are shown on the following *Figure 34*, *Figure 35* and *Figure 36*. *Figure 37* shows the case of standalone application. *Figure 38* shows an example for the boost converter topology which uses an external Mosfet M3, for provide reverse battery protection, maintaining at same time a very low drop voltage in the normal functioning, but achieving low dissipation and high efficiency, in case of high power applications (LED headlamps).













#### Figure 36. Buck-boost application circuit





Figure 37. Stand alone application example for boost topology





Figure 38. Reverse battery protection: an example for boost topology

If the DRL module is supplied by a high side driver (HSD) of the body control module (BCM), a minimum current consumption is requested during the off phase of the PWM dimming, so that the HSD of the BCM do not detect a wrong open load condition. This is in charge of the  $\mu$ P which has to draw this "minimum current consumption", from the supply line (see *Figure 39*).









## 8 Package information

### 8.1 ECOPACK<sup>®</sup>

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 8.2 LQFP32<sup>™</sup> package information



#### Figure 40. LQFP32™ package dimensions



| Table 35. LQFP32 <sup>110</sup> mechanical data |      |             |      |  |  |
|-------------------------------------------------|------|-------------|------|--|--|
| Symbol                                          |      | Millimeters |      |  |  |
| Symbol                                          | Min. | Тур.        | Max. |  |  |
| А                                               |      |             | 1.6  |  |  |
| A1                                              | 0.05 |             | 0.15 |  |  |
| A2                                              | 1.35 | 1.40        | 1.45 |  |  |
| В                                               | 0.30 | 0.37        | 0.45 |  |  |
| С                                               | 0.09 |             | 0.20 |  |  |
| D                                               |      | 9.00        |      |  |  |
| D1                                              |      | 7.00        |      |  |  |
| D3                                              |      | 5.60        |      |  |  |
| е                                               |      | 0.80        |      |  |  |
| E                                               |      | 9.00        |      |  |  |
| E1                                              |      | 7.00        |      |  |  |
| E3                                              |      | 5.60        |      |  |  |
| L                                               | 0.45 | 0.60        | 0.75 |  |  |
| L1                                              |      | 1.00        |      |  |  |
| К                                               | 0°   | 3.5°        | 7°   |  |  |

Table 35. LQFP32<sup>™</sup> mechanical data



# 9 Order codes

| Package | Order code |  |  |  |  |
|---------|------------|--|--|--|--|
| rachaye | Tube       |  |  |  |  |
| LQFP32  | L99LD01    |  |  |  |  |

Table 36. Device summary



# 10 Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 19-Jun-2014 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

> ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID025319 Rev 1