### 1 A, low quiescent current, low-noise voltage regulator Datasheet - production data ### **Features** - Input voltage from 1.5 to 5.5 V - Ultra low-dropout voltage (200 mV typ. at 1 A load) - Very low quiescent current (20 μA typ. at no load, 200 μA typ. at 1 A load, 1 μA max. in off mode) - Very low-noise with no bypass capacitor (30 $\mu$ V<sub>RMS</sub> at V<sub>OUT</sub> = 0.8 V) - Output voltage tolerance: ± 2.0% @ 25 °C - 1 A guaranteed output current - Wide range of output voltages available on request: 0.8 V to 4.5 V with 100 mV step and adjustable from 0.8 V - Logic-controlled electronic shutdown - Stable with ceramic capacitors C<sub>OUT</sub> = 1 μF - · Internal current and thermal limit - DFN6 (3x3 mm) package - Temperature range: 40 °C to 125 °C ### **Applications** - Printers - Personal digital assistants (PDAs) - · Cordless phones - Consumer applications ### **Description** The LD39100 provides 1 A maximum current with an input voltage range from 1.5 V to 5.5 V and a typical dropout voltage of 200 mV. The device is stable with ceramic capacitors on the input and output. The ultra low drop voltage, low quiescent current and low-noise features make it suitable for low power battery-powered applications. Power supply rejection is 70 dB at low frequency and starts to roll off at 10 kHz. Enable logic control function puts the LD39100 in shutdown mode, allowing a total current consumption lower than 1 $\mu A$ . The device also includes short-circuit constant current limiting and thermal protection. **Table 1. Device summary** | Order codes | Output voltages | |--------------|-----------------| | LD39100PUR | Adj. from 0.8 V | | LD39100PU12R | 1.2 V | | LD39100PU25R | 2.5 V | | LD39100PU30R | 3.0 V | Contents LD39100 ## **Contents** | 1 | Circuit schematics | |---|--------------------------------------| | 2 | Pin configuration | | 3 | Maximum ratings | | 4 | Electrical characteristics6 | | 5 | Typical performance characteristics9 | | 6 | Application information14 | | | 6.1 Power dissipation | | | 6.2 Enable function | | | 6.3 Power Good function | | 7 | Package mechanical data | | В | Packaging mechanical data | | 9 | Revision history | LD39100 Circuit schematics ### 1 Circuit schematics BandGap reference OpAmp Current limit Thermal protection ADJ Figure 1. LD39100 schematic diagram (adjustable version) Pin configuration LD39100 # 2 Pin configuration Figure 3. Pin connection (top view) Table 2. Pin description | | Pin | | | | |------------------|---------------------------------|----------------------------|-------------------------------------------------------|--| | Symbol | LD39100<br>(adjustable version) | LD39100<br>(fixed version) | Function | | | EN | 1 | 1 | Enable pin logic input: low = shutdown, high = active | | | GND | 2 | 2 | Common ground | | | PG | 3 | 3 | Power Good | | | V <sub>OUT</sub> | 4 | 4 | Output voltage | | | ADJ | 5 | - | Adjust pin | | | V <sub>IN</sub> | 6 | 6 | LDO input voltage | | | NC | - | 5 | Not connected | | | GND | Exposed p | pad | Exposed pad has to be connected to GND | | 4/23 DocID15676 Rev 4 LD39100 Maximum ratings ## 3 Maximum ratings Table 3. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------|---------------------------------------------|------| | V <sub>IN</sub> | DC input voltage | -0.3 to 7 | V | | V <sub>OUT</sub> | DC output voltage | -0.3 to V <sub>IN</sub> + 0.3<br>(7 V max.) | V | | EN | Enable pin | -0.3 to V <sub>IN</sub> + 0.3<br>(7 V max.) | V | | PG | Power Good pin | -0.3 to 7 | V | | ADJ | Adjust pin | 4 | ٧ | | I <sub>OUT</sub> | Output current | Internally limited | | | P <sub>D</sub> | Power dissipation | Internally limited | | | T <sub>STG</sub> | Storage temperature range | - 65 to 150 | °C | | T <sub>OP</sub> | Operating junction temperature range | - 40 to 125 | °C | Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All values are referred to GND. Table 4. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|-------------------------------------|-------|------| | R <sub>thJA</sub> | Thermal resistance junction-ambient | 55 | °C/W | | R <sub>thJC</sub> | Thermal resistance junction-case | 10 | °C/W | Table 5. ESD performance | Symbol | Parameter | Test conditions | Value | Unit | |--------|------------------------|-----------------|-------|------| | ESD | ESD protection voltage | НВМ | 4 | kV | | ESD | E3D protection voltage | MM | 0.4 | kV | Electrical characteristics LD39100 ### 4 Electrical characteristics $T_J$ = 25 °C, $V_{IN}$ = 1.8 V, $C_{IN}$ = $C_{OUT}$ = 1 $\mu\text{F},~I_{OUT}$ = 100 mA, $V_{EN}$ = $V_{IN},$ unless otherwise specified. Table 6. LD39100 electrical characteristics (adjustable version) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|---------------------------|------|-------------------| | $V_{IN}$ | Operating input voltage | | 1.5 | | 5.5 | V | | V | V gogurgov | I <sub>OUT</sub> =10mA, T <sub>J</sub> = 25°C | 784 | 800 | 816 | - mV | | $V_{ADJ}$ | V <sub>ADJ</sub> accuracy | I <sub>OUT</sub> =10mA, -40°C <t<sub>J&lt;125°C</t<sub> | 776 | 800 | 824 | IIIV | | I <sub>ADJ</sub> | Adjust pin current | | | | 1 | μA | | ΔV <sub>OUT</sub> | Static line regulation | $V_{OUT}$ +1 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V, $I_{OUT}$ =100mA | | 0.01 | | %/V | | ۸\/ . | Transient line regulation (1) | $\Delta V_{IN}$ =500mV, I <sub>OUT</sub> =100mA, t <sub>R</sub> =5 $\mu$ s | | 10 | | mVpp | | $\Delta V_{OUT}$ | Transient line regulation V | $\Delta V_{IN}$ =500mV, I <sub>OUT</sub> =100mA, t <sub>F</sub> =5 $\mu$ s | | 10 | | Пільь | | $\Delta V_{OUT}$ | Static load regulation | I <sub>OUT</sub> =10mA to 1A | | 0.002 | | %/mA | | $\Delta V_{OUT}$ | Transient load regulation (1) | $I_{OUT}$ =10mA to 1A, $t_{R}$ =5 $\mu$ s | | 40 | | mVpp | | 7,001 | Transient load regulation | $I_{OUT}$ =1A to 10mA, $t_F$ =5 $\mu$ s | | 40 | | шурр | | $V_{DROP}$ | Dropout voltage (2) | I <sub>OUT</sub> =1A, V <sub>O</sub> fixed to 1.5V<br>-40°C <t<sub>J&lt;125°C</t<sub> | | 200 | 400 | mV | | e <sub>N</sub> | Output noise voltage | 10Hz to 100kHz, I <sub>OUT</sub> =100mA,<br>V <sub>OUT</sub> =0.8V | | 30 | | μV <sub>RMS</sub> | | SVR | Supply voltage rejection | $V_{\rm IN}$ =1.8V+/- $V_{\rm RIPPLE}$<br>$V_{\rm RIPPLE}$ =0.25V, frequency= 1kHz<br>$I_{\rm OUT}$ =10mA | | 70 | | - dB | | SVK | $V_O = 0.8 \text{ V}$ | V <sub>IN</sub> =1.8V+/-V <sub>RIPPLE</sub><br>V <sub>RIPPLE</sub> =0.25V, frequency=10kHz<br>I <sub>OUT</sub> =100mA | | 65 | | - ub | | | | I <sub>OUT</sub> =0mA | | 20 | | | | | | I <sub>OUT</sub> =0mA, -40°C <t<sub>J&lt;125°C</t<sub> | | | 50 | | | ΙQ | Quiescent current | I <sub>OUT</sub> =0 to 1A | | 200 | | μΑ | | Q | | I <sub>OUT</sub> =0 to 1A, -40°C <t<sub>J&lt;125°C</t<sub> | | | 300 | | | | | $V_{IN}$ input current in off mode: $V_{EN}$ =GND <sup>(3)</sup> | | 0.001 | 1 | | | | Power good output throshold | Rising edge | | 0.92*<br>V <sub>OUT</sub> | | V | | PG | Power good output threshold | Falling edge | | 0.8*<br>V <sub>OUT</sub> | | V | | | Power good output voltage low | Isink=6mA open drain output | | | 0.4 | V | | I <sub>SC</sub> | Short-circuit current | R <sub>L</sub> =0 | | 1.5 | | Α | | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|--------------------------|---------------------------------------------------------------------|------|------|------|------| | V | Enable input logic low | V <sub>IN</sub> =1.5V to 5.5V, -40°C <t<sub>.I&lt;125°C</t<sub> | | | 0.4 | V | | V <sub>EN</sub> | Enable input logic high | V <sub>IN</sub> =1.5V to 5.5V, -40 C<1J<125 C | 0.9 | | | V | | I <sub>EN</sub> | Enable pin input current | V <sub>EN</sub> = V <sub>IN</sub> | | 0.1 | 100 | nA | | t <sub>ON</sub> | Turn-on time (4) | | | 30 | | μs | | т | Thermal shutdown | | | 160 | | °C | | T <sub>SHDN</sub> | Hysteresis | | | 20 | | C | | C <sub>OUT</sub> | Output capacitor | Capacitance (see typical performance characteristics for stability) | 1 | | 22 | μF | Table 6. LD39100 electrical characteristics (adjustable version) (continued) - 1. All transient values are guaranteed by design, not tested in production. - 2. Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. This specification does not apply to output voltages below 1.5 V. - 3. PG pin floating. - 4. Turn-on time is time measured between the enable input just exceeding V<sub>EN</sub> high value and the output voltage just reaching 95% of its nominal value. $T_J$ = 25 °C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1 V, $C_{IN}$ = $C_{OUT}$ = 1 $\mu\text{F},~I_{OUT}$ = 100 mA, $V_{EN}$ = $V_{IN},$ unless otherwise specified. Table 7. LD39100 electrical characteristics (fixed version) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | |-------------------|-------------------------------|------------------------------------------------------------------------------------|------|-------|------|-------------------|--| | $V_{I}$ | Operating input voltage | | 1.5 | | 5.5 | V | | | | | V <sub>OUT</sub> >1.5V, I <sub>OUT</sub> =10mA, T <sub>J</sub> =25°C | -2.0 | | 2.0 | | | | V | V appured. | V <sub>OUT</sub> >1.5V, I <sub>OUT</sub> =10mA,<br>-40°C <t<sub>J&lt;125°C</t<sub> | -3.0 | | 3.0 | % | | | V <sub>OUT</sub> | V <sub>OUT</sub> accuracy | V <sub>OUT</sub> ≤ 1.5V, I <sub>OUT</sub> =10mA | | ±20 | | | | | | | $V_{OUT} \le 1.5V$ , $I_{OUT}=10$ mA,<br>-40°C< $T_J$ <125°C | | ±30 | | mV | | | $\Delta V_{OUT}$ | Static line regulation | $V_{OUT}+1V \le V_{IN} \le 5.5V, I_{OUT}=100mA$ | | 0.01 | | %/V | | | 4)/ | Transient line regulation (1) | $\Delta V_{IN}$ =500mV, I <sub>OUT</sub> =100mA, t <sub>R</sub> =5 $\mu$ s | | 10 | | m\/nn | | | $\Delta V_{OUT}$ | Transient line regulation (1) | $\Delta V_{IN}$ =500 mV, I $_{OUT}$ =100mA, t $_{F}$ =5 $\mu$ s | | 10 | | mVpp | | | $\Delta V_{OUT}$ | Static load regulation | I <sub>OUT</sub> =10 mA to 1A | | 0.002 | | %/mA | | | 41/ | Transient load regulation (1) | I <sub>OUT</sub> =10 mA to 1A, t <sub>R</sub> =5µs | | 40 | | m\/nn | | | $\Delta V_{OUT}$ | Transient load regulation V | I <sub>OUT</sub> =1A to 10mA, t <sub>F</sub> =5μs | | 40 | | mVpp | | | V <sub>DROP</sub> | Dropout voltage (2) | I <sub>OUT</sub> =1A, V <sub>OUT</sub> > 1.5V,<br>-40°C <t<sub>J&lt;125°C</t<sub> | | 200 | 400 | mV | | | e <sub>N</sub> | Output noise voltage | 10Hz to 100kHz, I <sub>OUT</sub> =100mA,<br>V <sub>OUT</sub> =2.5V | | 85 | | μV <sub>RMS</sub> | | Electrical characteristics LD39100 Table 7. LD39100 electrical characteristics (fixed version) (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|------|------| | SVR | Supply voltage rejection | V <sub>IN</sub> =V <sub>OUT(NOM)</sub> +0.5V+/-V <sub>RIPPLE</sub><br>V <sub>RIPPLE</sub> =0.1V, frequency=1kHz<br>I <sub>OUT</sub> =10mA | | 65 | | ٩D | | SVK | V <sub>OUT</sub> =1.5V | V <sub>IN</sub> =V <sub>OUT(NOM)</sub> +0.5V+/-V <sub>RIPPLE</sub><br>V <sub>RIPPLE</sub> =0.1V, frequency=10 kHz<br>I <sub>OUT</sub> =100mA | | 62 | | dB | | | | I <sub>OUT</sub> = 0 mA | | 20 | | | | | | I <sub>OUT</sub> = 0 mA, -40°C <t<sub>J&lt;125°C</t<sub> | | | 50 | | | IQ | Quiescent current | I <sub>OUT</sub> = 0 to 1A | | 200 | | μA | | 'Q | Quiescent current | I <sub>OUT</sub> = 0 to 1A -40°C <t<sub>J&lt;125°C</t<sub> | | | 300 | μΑ | | | | V <sub>IN</sub> input current in OFF mode:<br>V <sub>EN</sub> = GND <sup>(3)</sup> | | 0.001 | 1 | | | | Power good output threshold | Rising edge | | 0.92*<br>V <sub>OUT</sub> | | V | | PG | | Falling edge | | 0.8*<br>V <sub>OUT</sub> | | v | | | Power good output voltage low | Isink=6mA open drain output | | | 0.4 | V | | I <sub>SC</sub> | Short-circuit current | R <sub>L</sub> =0 | | 1.5 | | Α | | \/ | Enable input logic low | V 45 V45 55 V 40°C T 425°C | | | 0.4 | V | | $V_{EN}$ | Enable input logic high | V <sub>IN</sub> =1.5 V to 5.5 V, -40°C <t<sub>J&lt;125°C</t<sub> | 0.9 | | | V | | I <sub>EN</sub> | Enable pin input current | V <sub>EN</sub> = V <sub>IN</sub> | | 0.1 | 100 | nA | | T <sub>ON</sub> | Turn-on time (4) | | | 30 | | μs | | _ | Thermal shutdown | | | 160 | | 00 | | T <sub>SHDN</sub> | Hysteresis | | | 20 | | °C | | C <sub>OUT</sub> | Output capacitor | Capacitance (see typical performance characteristics for stability) | 1 | | 22 | μF | <sup>1.</sup> All transient values are guaranteed by design, not tested in production. <sup>2.</sup> Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. This specification does not apply to output voltages below 1.5 V. <sup>3.</sup> PG pin floating. Turn-on time is time measured between the enable input just exceeding V<sub>EN</sub> high value and the output voltage just reaching 95% of its nominal value. 0.86 0.84 0.82 0.78 0.76 0.74 -50 ## 5 Typical performance characteristics $C_{IN} = C_{OUT} = 1 \mu F$ V<sub>IN</sub> = 1.8 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 10 mA Figure 4. V<sub>ADJ</sub> accuracy 100 125 150 Figure 5. V<sub>OUT</sub> accuracy Figure 6. Dropout voltage vs. temperature $(V_{OUT} = 2.5 \text{ V})$ T [°C] Figure 7. Dropout voltage vs. temperature $(V_{OUT} = 1.5 V)$ Figure 8. Dropout voltage vs. output current Figure 9. Short-circuit current vs. drop voltage 577 Figure 10. Output voltage vs. input voltage $(V_{OUT} = 0.8 \text{ V})$ Figure 11. Output voltage vs. input voltage $(V_{OUT} = 2.5 \text{ V})$ Figure 12. Quiescent current vs. temperature Figure 13. V<sub>IN</sub> input current in off mode vs. temperature Figure 14. Load regulation Figure 15. Line regulation $V_{OUT}$ =0.8 V 10/23 DocID15676 Rev 4 Figure 16. Line regulation $V_{OUT}$ =2.5 V Figure 17. Supply voltage rejection vs. temperature (V<sub>OUT</sub> = 0.8 V) Figure 18. Supply voltage rejection vs. temperature ( $V_{OUT} = 2.5 V$ ) Figure 19. Supply voltage rejection vs. frequency (V<sub>OUT</sub> = 0.8 V) Figure 20. Supply voltage rejection vs. frequency (V<sub>OUT</sub> = 2.5 V) Figure 21. Output noise voltage vs. frequency 57 Figure 22. Enable voltage vs. temperature Figure 23. Load transient (I<sub>OUT</sub> = from 10 mA to 1 A) Figure 24. Load transient (V<sub>OUT</sub> = 0.8 V) Figure 25. Load transient (V<sub>OUT</sub> = 2.5 V) Figure 26. Load transient (I<sub>OUT</sub> = from 100 mA to 1 A) Figure 27. Line regulation transient 12/23 DocID15676 Rev 4 0.1 Figure 28. Start-up transient Figure 29. Enable transient Figure 30. ESR required for stability with ceramic capacitors (V<sub>OUT</sub> = 0.8 V) 0.25 **UNSTABLE ZONE** ESR @ 100 kHz [ohm] 0.15 $V_{IN}$ = $V_{EN}$ = from 1.5 V to 5.5 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = from 1 mA to 1 A 4 5 6 7 8 9 10 11 12 13 14 C<sub>OUT</sub> [μF] (nominal value) STABLE ZONE Figure 31. ESR required for stability with ceramic capacitors (V<sub>OUT</sub> = 2.5 V) ### 6 Application information The LD39100 is an ultra low-dropout linear regulator. It provides up to 1 A with a low 200 mV dropout. The input voltage range is from 1.5 V to 5.5 V. The device is available in fixed and adjustable output versions. The regulator is equipped with internal protection circuitry, such as short-circuit current limiting and thermal protection. The regulator is stable with ceramic capacitors on the input and the output. The expected values of the input and output ceramic capacitors are from 1 $\mu$ F to 22 $\mu$ F with 1 $\mu$ F typical. The input capacitor has to be connected within 1 cm from V<sub>IN</sub> terminal. The output capacitor has also to be connected within 1 cm from output pin. There isn't any upper limit to the value of the input capacitor. Figure 32 and Figure 33 illustrate the typical application schematics: Figure 32. Typical application circuit for fixed output version Figure 33. Typical application circuit for adjustable version Regarding to the adjustable version, the output voltage can be adjusted from 0.8 V up to the input voltage, minus PMOS voltage drop across (dropout voltage), by connecting a resistor divider between ADJ pin and the output, thus allowing remote voltage sensing. The resistor divider should be selected as follows: #### **Equation 1** $$V_{OUT} = V_{ADJ} (1 + R_1 / R_2)$$ with $V_{ADJ} = 0.8 \text{ V (typ.)}$ Resistors should be used with values in the range from 10 k $\Omega$ to 50 k $\Omega$ . Lower values can also be suitable, but they increase current consumption. ### 6.1 Power dissipation An internal thermal feedback loop disables the output voltage if the die temperature rises to approximately 160 °C. This feature protects the device from excessive temperature and allows the user to push the limits of the power handling capability of a given circuit board without the risk of damaging the device. A good PC board layout should be used to maximize power dissipation. The thermal path for the heat generated by the device is from the die to the copper lead frame through the package leads and exposed pad to the PC board copper. The PC board copper acts as a heatsink. The footprint copper pads should be as wide as possible to spread and dissipate the heat to the surrounding ambient. Feed-through vias to the inner or backside copper layers are also useful to improve the overall thermal performance of the device. The device power dissipation depends on the input voltage, output voltage and output current, and is given by: ### **Equation 2** $$P_D = (V_{IN} - V_{OUT}) I_{OUT}$$ Junction temperature of the device is: #### **Equation 3** $T_{J MAX} = T_{A} + R_{thJA} \times P_{D}$ where: T<sub>.1 MAX</sub> is the maximum junction of the die,125 °C T<sub>A</sub> is the ambient temperature R<sub>th,JA</sub> is the thermal resistance junction-to-ambient Figure 34. Power dissipation vs. ambient temperature #### 6.2 **Enable function** The LD39100 features the enable function. When EN voltage is higher than 2 V, the device is ON, and if it is lower than 0.8 V, the device is OFF. In shutdown mode, consumption is lower than 1 µA. EN pin has not an internal pull-up, so it cannot be left floating if it is not used. #### 6.3 **Power Good function** Most applications require a flag showing that the output voltage is in the correct range. Power Good threshold depends on the adjust voltage. When it is higher than 0.92\*V<sub>ADJ</sub>, Power Good (PG) pin goes to high impedance. If it is below $0.80*V_{ADJ}$ PG pin goes to low impedance. If the device works well, Power Good pin is at high impedance. If the output voltage is fixed using an external or internal resistor divider, Power Good threshold is 0.92\*V<sub>OUT</sub>. Power Good function requires an external pull-up resistor, which has to be connected between PG pin and V<sub>IN</sub> or V<sub>OUT</sub>. PG pin typical current capability is up to 6 mA. A pull-up resistor for PG should be in the range from 100 k $\Omega$ to 1 M $\Omega$ . If Power Good function is not used, PG pin has to remain floating. DocID15676 Rev 4 16/23 ## 7 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 35. DFN6 (3x3 mm) drawings Table 8. DFN6 (3x3 mm) mechanical data | Dim. | | mm | | |--------|------|------|------| | Dilli. | Min. | Тур. | Max. | | Α | 0.80 | | 1 | | A1 | 0 | 0.02 | 0.05 | | А3 | | 0.20 | | | b | 0.23 | | 0.45 | | D | 2.90 | 3 | 3.10 | | D2 | 2.23 | | 2.50 | | E | 2.90 | 3 | 3.10 | | E2 | 1.50 | | 1.75 | | е | | 0.95 | | | L | 0.30 | 0.40 | 0.50 | Figure 36. DFN6 (3x3 mm) recommended footprint # 8 Packaging mechanical data KO Ø1.5 8 ±0.10 AO 0.30 R 0.3 max ±0.05 COVER $^{*}$ - 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE $\pm 0.20$ 7875978\_N Figure 37. DFN6 (3x3 mm) tape Figure 38. DFN6 (3x3 mm) reel Table 9. DFN6 (3x3 mm) tape and reel mechanical data | Dim. | | mm | | |------|------|------|------| | | Min. | Тур. | Max. | | A0 | 3.20 | 3.30 | 3.40 | | В0 | 3.20 | 3.30 | 3.40 | | K0 | 1 | 1.10 | 1.20 | Revision history LD39100 # 9 Revision history **Table 10. Document revision history** | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29-Jul-2009 | 1 | Initial release. | | 16-Apr-2010 | 2 | Modified Figure 8 on page 9. | | 11-Oct-2011 | 3 | Document status promoted from preliminary data to datasheet. | | 24-Apr-2014 | 4 | Part numbers LD39100xx, LD39100xx12 and LD39100xx25 changed to LD39100. Updated Table 1: Device summary. Updated the description in cover page Section 1: Circuit schematics, Section 2: Pin configuration, Section 4: Electrical characteristics, Section 5: Typical performance characteristics, Figure 32: Typical application circuit for fixed output version, Section 7: Package mechanical data. Deleted previous Section 8: Different output voltage versions of the LD39100xx available on request. Added Section 8: Packaging mechanical data. Minor text changes. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com DocID15676 Rev 4