Monolithic Digital IC



www.onsemi.com

# **Direct PWM Drive Brushless Motor Predriver IC**

### Overview

The LB11696V is a direct PWM drive predriver IC designed for three-phase power brushless motors. A motor driver circuit with the desired output power (voltage and current) can be implemented by adding discrete transistors in the output circuits. Furthermore, the LB11696V provides a full complement of protection circuits allowing it to easily implement high-reliability drive circuits. This device is optimal for driving all types of large-scale motors such as those used in air conditioners and on-demand water heaters.



SSOP30 (275mil)

### **Features**

- Three-phase bipolar drive
- Direct PWM drive (controlled either by control voltage or PWM variable duty pulse input)
- Built-in forward/reverse switching circuit
- Start/stop mode switching circuit (stop mode power saving function)
- Built-in input amplifier
- 5 V regulator output (VREG pin)
- Current limiter circuit (Supports 0.25 V (typical) reference voltage sensing based high-precision detection)
- Undervoltage protection circuit (The operating voltage can be set with a zener diode)
- Automatic recovery type constraint protection circuit with protection operating state discrimination output (RD pin)
- Four types of Hall signal pulse outputs
- Supports thermistor based thermal protection of the output transistors

### **Specifications**

### **Absolute Maximum Ratings** at Ta = 25°C

| Parameter                     | Symbol              | Conditions                                                              | Ratings     | unit |
|-------------------------------|---------------------|-------------------------------------------------------------------------|-------------|------|
| Supply voltage 1              | V <sub>CC</sub> max | V <sub>CC</sub> pin                                                     | 18          | V    |
| Output current                | I <sub>O</sub> max  | UL, VL, WL, UH, VH, and WH pins                                         | 30          | mA   |
| LVS pin applied voltage       | LVS max             | LVS pin                                                                 | 18          | V    |
| Allowable power dissipation 1 | Pd max 1            | Independent IC                                                          | 0.45        | W    |
| Allowable power dissipation 2 | Pd max 2            | When mounted on a 114.3 $\times$ 76.1 $\times$ 1.6 mm glass epoxy board | 1.05        | W    |
| Operating temperature         | Topr                |                                                                         | –20 to +100 | °C   |
| Storage temperature           | Tstg                |                                                                         | –55 to +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 17 of this data sheet.

# Allowable Operating Ranges at Ta = 25 °C

| Parameter                           | Symbol              | Conditions                                      | Ratings     | Unit |
|-------------------------------------|---------------------|-------------------------------------------------|-------------|------|
| Supply voltage range 1-1            | V <sub>CC</sub> 1-1 | V <sub>CC</sub> pin                             | 8 to 17     | V    |
| Supply voltage range 1-2            | V <sub>CC</sub> 1-2 | $V_{CC}$ pin, when $V_{CC}$ is shorted to VREG. | 4.5 to 5.5  | V    |
| Output current                      | Io                  | UL, VL, WL, UH, VH, and WH pins                 | 25          | mA   |
| 5 V constant voltage output current | IREG                |                                                 | <b>–</b> 30 | mA   |
| HP pin applied voltage              | VHP                 |                                                 | 0 to 17     | V    |
| HP pin output current               | IHP                 |                                                 | 0 to 15     | mA   |
| RD pin applied voltage              | VRD                 |                                                 | 0 to 17     | V    |
| RD pin output current               | IRD                 |                                                 | 0 to 15     | mA   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# **Electrical Characteristics** at Ta = 25 °C, $V_{CC} = 12$ V

| Dagagastas                               | O. wash ad            | Constitution of                                       |                       | Ratings               |                       | I India |
|------------------------------------------|-----------------------|-------------------------------------------------------|-----------------------|-----------------------|-----------------------|---------|
| Parameter                                | Symbol                | Conditions                                            | min                   | typ                   | max                   | Unit    |
| Current drain 1                          | I <sub>CC</sub> 1     |                                                       |                       | 12                    | 16                    | mA      |
| Current drain 2                          | I <sub>CC</sub> 2     | Stop mode                                             |                       | 2.5                   | 4                     | mA      |
| [5 V Constant Voltage Output (VREG pin)] |                       |                                                       |                       |                       |                       |         |
| Output voltage                           | VREG                  |                                                       | 4.7                   | 5.0                   | 5.3                   | V       |
| Line regulation                          | ΔVREG1                | V <sub>CC</sub> = 8 to 17 V                           |                       | 40                    | 100                   | mV      |
| Load regulation                          | ΔVREG2                | I <sub>O</sub> = -5 to -20 mA                         |                       | 10                    | 30                    | mV      |
| Temperature coefficient                  | ΔVREG3                | Design target value                                   |                       | 0                     |                       | mV/°C   |
| [Output Block]                           |                       |                                                       |                       |                       |                       |         |
| Output voltage 1-1                       | V <sub>OUT</sub> 1-1  | Low level, I <sub>O</sub> = 400 µA                    |                       | 0.2                   | 0.5                   | V       |
| Output voltage 1-2                       | V <sub>OUT</sub> 1-2  | Low level, I <sub>O</sub> = 10 mA                     |                       | 0.9                   | 1.2                   | V       |
| Output voltage 2                         | V <sub>OUT</sub> 2    | High level, I <sub>O</sub> = -20 mA                   | V <sub>CC</sub> – 1.1 | V <sub>CC</sub> - 0.9 |                       | V       |
| Output leakage current                   | l <sub>O</sub> leak   |                                                       |                       |                       | 10                    | μA      |
| [Hall Amplifier Block]                   |                       |                                                       |                       | I                     |                       | ·       |
| Input bias current                       | IHB (HA)              |                                                       | <b>-</b> 2            | -0.5                  |                       | μA      |
| Common-mode input voltage range 1        | VICM1                 | When a Hall effect device is used                     | 0.5                   |                       | V <sub>CC</sub> - 2.0 | V       |
| Common-mode input voltage range 2        | VICM2                 | Single-sided input bias mode (when a Hall IC is used) | 0                     |                       | V <sub>CC</sub>       | V       |
| Hall Input Sensitivity                   |                       |                                                       | 80                    |                       |                       | mVp-p   |
| Hysteresis                               | ΔVIN (HA)             |                                                       | 15                    | 24                    | 40                    | mV      |
| Input voltage low → high                 | VSLH (HA)             |                                                       | 5                     | 12                    | 20                    | mV      |
| Input voltage high → low                 | VSHL (HA)             |                                                       | -20                   | -12                   | -5                    | mV      |
| [CTL Amplifier]                          | , ,                   |                                                       |                       |                       |                       |         |
| Input offset voltage                     | V <sub>IO</sub> (CTL) |                                                       | -10                   |                       | 10                    | mV      |
| Input bias current                       | I <sub>B</sub> (CTL)  |                                                       | _1                    |                       | 1                     | μA      |
| Common-mode input voltage range          | VICM                  |                                                       | 0                     |                       | VREG – 1.7            | V       |
| High-level output voltage                | V <sub>OH</sub> (CTL) | ITOC = -0.2 mA                                        | VREG - 1.2            | VREG - 0.8            |                       | V       |
| Low-level output voltage                 | V <sub>OL</sub> (CTL) | ITOC = 0.2 mA                                         |                       | 0.8                   | 1.05                  | V       |
| Open-loop gain                           | G (CTL)               | f (CTL) = 1 kHz                                       | 45                    | 51                    |                       | dB      |
| [PWM Oscillator (PWM pin)]               | ,                     |                                                       |                       |                       |                       |         |
| High-level output voltage                | V <sub>OH</sub> (PWM) |                                                       | 2.75                  | 3.0                   | 3.25                  | V       |
| Low-level output voltage                 | V <sub>OL</sub> (PWM) |                                                       | 1.2                   | 1.35                  | 1.5                   | V       |
| External capacitor charge current        | ICHG                  | VPWM = 2.1 V                                          | -120                  | -90                   | -65                   | μA      |
| Oscillator frequency                     | f (PWM)               | C = 2000 pF                                           | 0                     | 22                    |                       | kHz     |
| Amplitude                                | V (PWM)               | r                                                     | 1.4                   | 1.6                   | 1.9                   | Vp-p    |
| [TOC pin]                                |                       | 1                                                     |                       | 1                     | 1                     | - 17 17 |
| Input voltage 1                          | VTOC1                 | Output duty: 100%                                     | 2.68                  | 3.0                   | 3.34                  | V       |
| Input voltage 2                          | VTOC2                 | Output duty: 0%                                       | 1.2                   | 1.35                  | 1.5                   |         |
| Input voltage 1 low                      | VTOC1L                | Design target value, when VREG = 4.7 V, 100%          | 2.68                  | 2.82                  | 2.96                  | V       |
| Input voltage 2 low                      | VTOC2L                | Design target value, when VREG = 4.7 V, 0%            | 1.23                  | 1.29                  | 1.34                  | V       |
| Input voltage 1 high                     | VTOC1H                | Design target value, when VREG = 5.3 V, 100%          | 3.02                  | 3.18                  | 3.34                  | V       |
| Input voltage 2 high                     | VTOC2H                | Design target value, when VREG = 5.3 V, 0%            | 1.37                  | 1.44                  | 1.50                  | V       |
| [HP Pin]                                 |                       |                                                       |                       |                       | 50                    | -       |
| Output saturation voltage                | VHPL                  | I <sub>O</sub> = 10 mA                                |                       | 0.2                   | 0.5                   | V       |
| Output leakage current                   | IHPleak               | V <sub>O</sub> = 18 V                                 |                       | 0.2                   | 10                    | μA      |
|                                          |                       | 1.0 .0 .                                              |                       |                       | lantinuad an          |         |

Continued on next page.

# Continued from preceding page.

| Descriptor                                  | O:l                   | O and distinct                       |            | Ratings      |       | I I a is |
|---------------------------------------------|-----------------------|--------------------------------------|------------|--------------|-------|----------|
| Parameter                                   | Symbol                | Conditions                           | min        | typ          | max   | Unit     |
| [CSD Oscillator (CSD pin)]                  |                       |                                      |            |              |       |          |
| High-level output voltage                   | V <sub>OH</sub> (CSD) |                                      | 2.7        | 3.0          | 3.3   | V        |
| Low-level output voltage                    | V <sub>OL</sub> (CSD) |                                      | 0.7        | 1.0          | 1.3   | V        |
| External capacitor charge current           | ICHG1                 | VCSD = 2 V                           | -3.15      | <b>-</b> 2.5 | -1.85 | μΑ       |
| External capacitor discharge current        | ICHG2                 | VCSD = 2 V                           | 0.1        | 0.14         | 0.18  | μΑ       |
| Charge/discharge current ratio              | RCSD                  | (Charge current)/(discharge current) | 15         | 18           | 21    | times    |
| [RD Pin]                                    |                       |                                      |            |              |       |          |
| Low-level output voltage                    | VRDL                  | I <sub>O</sub> = 10 mA               |            | 0.2          | 0.5   | V        |
| Output leakage current                      | I <sub>L</sub> (RD)   | V <sub>O</sub> = 18 V                |            |              | 10    | μΑ       |
| [Current Limiter Circuit (RF pin)]          |                       |                                      |            |              |       |          |
| Limiter voltage                             | VRF                   | RF-RFGND                             | 0.225      | 0.25         | 0.275 | V        |
| [Undervoltage Protection Circuit (LVS pin)] |                       |                                      |            |              |       |          |
| Operating voltage                           | VSDL                  |                                      | 3.5        | 3.7          | 3.9   | V        |
| Release voltage                             | VSDH                  |                                      | 3.95       | 4.15         | 4.35  | V        |
| Hysteresis                                  | ΔVSD                  |                                      | 0.3        | 0.45         | 0.6   | V        |
| [PWMIN Pin]                                 |                       |                                      |            |              |       |          |
| Input frequency                             | f (PI)                |                                      |            |              | 50    | kHz      |
| High-level input voltage                    | V <sub>IH</sub> (PI)  |                                      | 2.0        |              | VREG  | V        |
| Low-level input voltage                     | V <sub>IL</sub> (PI)  |                                      | 0          |              | 1.0   | V        |
| Input open voltage                          | V <sub>IO</sub> (PI)  |                                      | VREG - 0.5 |              | VREG  | V        |
| Hysteresis                                  | V <sub>IS</sub> (PI)  |                                      | 0.2        | 0.25         | 0.4   | V        |
| High-level input current                    | I <sub>IH</sub> (PI)  | VPWMIN = VREG                        | -10        | 0            | +10   | μΑ       |
| Low-level input current                     | I <sub>IL</sub> (PI)  | VPWMIN = 0 V                         | -130       | <b>-</b> 90  |       | μΑ       |
| [S/S Pin]                                   |                       |                                      |            |              |       |          |
| High-level input voltage                    | V <sub>IH</sub> (SS)  |                                      | 2.0        |              | VREG  | V        |
| Low-level input voltage                     | V <sub>IL</sub> (SS)  |                                      | 0          |              | 1.0   | V        |
| Hysteresis                                  | V <sub>IS</sub> (SS)  |                                      | 0.2        | 0.25         | 0.4   | V        |
| High-level input current                    | I <sub>IH</sub> (SS)  | VS/S = VREG                          | -10        | 0            | +10   | μΑ       |
| Low-level input current                     | I <sub>IL</sub> (SS)  | VS/S = 0 V                           | -10        | -1           |       | μΑ       |
| [F/R Pin]                                   |                       |                                      |            |              |       |          |
| High-level input voltage                    | V <sub>IH</sub> (FR)  |                                      | 2.0        |              | VREG  | V        |
| Low-level input voltage                     | V <sub>IL</sub> (FR)  |                                      | 0          |              | 1.0   | V        |
| Input open voltage                          | V <sub>IO</sub> (FR)  |                                      | VREG - 0.5 |              | VREG  | V        |
| Hysteresis                                  | V <sub>IS</sub> (FR)  |                                      | 0.2        | 0.25         | 0.4   | V        |
| High-level input current                    | I <sub>IH</sub> (FR)  | VF/R = VREG                          | -10        | 0            | +10   | μΑ       |
| Low-level input current                     | I <sub>IL</sub> (FR)  | VF/R = 0 V                           | -130       | <b>-</b> 90  |       | μΑ       |
| [N1 Pin]                                    |                       |                                      |            | •            |       |          |
| High-level input voltage                    | V <sub>IH</sub> (N1)  |                                      | 2.0        |              | VREG  | V        |
| Low-level input voltage                     | V <sub>IL</sub> (N1)  |                                      | 0          |              | 1.0   | V        |
| Input open voltage                          | V <sub>IO</sub> (N1)  |                                      | VREG - 0.5 |              | VREG  | V        |
| High-level input current                    | I <sub>IH</sub> (N1)  | VN1 = VREG                           | -10        | 0            | +10   | μA       |
| Low-level input current                     | I <sub>IL</sub> (N1)  | VN1 = 0 V                            | -130       | -100         |       | μA       |
| [N2 Pin]                                    |                       |                                      | '          |              |       |          |
| High-level input voltage                    | V <sub>IH</sub> (N2)  |                                      | 2.0        |              | VREG  | V        |
| Low-level input voltage                     | V <sub>IL</sub> (N2)  |                                      | 0          |              | 1.0   | V        |
| Input open voltage                          | V <sub>IO</sub> (N2)  |                                      | VREG - 0.5 |              | VREG  | V        |
| High-level input current                    | I <sub>IH</sub> (N2)  | VN2 = VREG                           | -10        | 0            | +10   | μA       |
| Low-level input current                     | I <sub>IL</sub> (N2)  | VN2 = 0 V                            | -130       | -100         | -     | μA       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Three-Phase Logic Truth Table ("IN = 'H" indicates the state where IN+ > IN-.)

|   | F/R = L |     |     | F/R = H |     |     | Output |    |
|---|---------|-----|-----|---------|-----|-----|--------|----|
|   | IN1     | IN2 | IN3 | IN1     | IN2 | IN3 | PWM    |    |
| 1 | Н       | L   | Н   | L       | Н   | L   | VH     | UL |
| 2 | Н       | L   | L   | L       | Н   | Н   | WH     | UL |
| 3 | Н       | Н   | L   | L       | L   | Н   | WH     | VL |
| 4 | L       | Н   | L   | Н       | L   | Н   | UH     | VL |
| 5 | L       | Н   | Н   | Н       | L   | Ĺ   | UH     | WL |
| 6 | L       | L   | Н   | Н       | Н   | L   | VH     | WL |

### S/S Pin

| Input state | State |
|-------------|-------|
| Н           | Stop  |
| L           | Start |

### **PWMIN Pin**

| Input state  | State      |
|--------------|------------|
| High or open | Output off |
| L            | Output on  |

### N1 and N2 Pins

| Input state  |              | HP output                                         |  |
|--------------|--------------|---------------------------------------------------|--|
| N1 pin       | N2 pin       | η ουίραι                                          |  |
| L            | L            | Single Hall sensor period divided by 2            |  |
| L            | High or open | Single Hall sensor period                         |  |
| High or open | L            | Three Hall sensor synthesized period divided by 2 |  |
| High or open | High or open | Three Hall sensor synthesized period              |  |

Since the S/S pin does not have an internal pull-up resistor, an external pull-up resistor or equivalent is required to set the IC to the stop state. If either the S/S or PWMIN pins are not used, the unused pin input must be set to the low-level voltage.

The HP output can be selected (by the N1 and N2 settings) to be one of the following four functions: the IN1 Hall input converted to a pulse output (one-Hall output), the one-Hall output divided by two, the three-phase output synthesized from the Hall inputs (three-Hall synthesized output) or the three-Hall synthesized output divided by two.



# **Package Dimensions**

unit: mm

# SSOP30 (275mil)

CASE 565AT ISSUE A





### **SOLDERING FOOTPRINT\***



NOTE: The measurements are not to guarantee but for reference only.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code

Y = Year

M = Month

DDD = Additional Traceability Data

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present.

# **Pin Assignment**



Top view

### **Pin Functions**

| Pin No.                    | Symbol                           | Pin Description                                                                                                                                                 | Equivalent circuit           |
|----------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| 1                          | GND                              | Ground                                                                                                                                                          |                              |
| 2                          | RF<br>GND                        | Output current detection reference Connect the ground terminal of the external resistor RF to this pin.                                                         | VREG VREG                    |
| 3                          | RF                               | Output current detection Connect a resistor with a small value between this pin and RFGND. This sets the maximum output current I <sub>OUT</sub> to be 0.25/Rf. | VREG W 3                     |
| 4<br>6<br>8<br>5<br>7<br>9 | WH<br>VH<br>UH<br>WL<br>VL<br>UL | Outputs (External transistor drive outputs) The duty control applies to the UH, VH, and WH pins.                                                                | V <sub>CC</sub> 4 6 8  5 7 9 |

Continued on next page.

# Continued from preceding page.

| Pin No.                          | ed from preco                                | Pin Description                                                                                                                                                                                                                               | Equivalent circuit                                    |
|----------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| 10<br>11<br>12<br>13<br>14<br>15 | IN1–<br>IN1+<br>IN2–<br>IN2+<br>IN3–<br>IN3+ | Hall sensor inputs A high-level state is recognized when IN+ > IN-, and a low-level state is recognized under the reverse condition. If noise on the Hall sensor signals becomes a problem, insert capacitors between the IN+ and IN- inputs. | V <sub>CC</sub> 300 Ω  1) (13 (15) - w) (10 (12 (14)) |
| 16<br>17                         | EI+<br>EI-                                   | Control amplifier inputs The PWMIN pin must be held at the low level for control using this pin to function.                                                                                                                                  | VREG 300 Ω 17 W 16                                    |
| 18                               | тос                                          | Control amplifier output When the TOC pin voltage rises, the IC changes the UH, VH, and WH output signal PWM duty to increase the torque output.                                                                                              | VREG  300 Ω  40 kΩ \$                                 |
| 19                               | PWM                                          | Shared function pin: PWM oscillator frequency setting and initial reset pulse generation Insert a capacitor between this pin and ground. A capacitor of 2000 pF sets a frequency of about 22 kHz.                                             | VREG 200 Ω 19 2 kΩ \$ 19                              |
| 20                               | RD                                           | Motor constraint detection output This pin output is on when the motor is turning and off when the constraint protection circuit operates.                                                                                                    | VREG 20                                               |

Continued on next page.

Continued from preceding page.

| Pin No. | ed from prec | Pin Description                                                                                                                                                                                                                                                 | Equivalent circuit              |
|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 21      | CSD          | Constraint protection circuit operating time setting Insert a capacitor between this pin and ground. This pin must be connected to ground if the constraint protection circuit is not used.                                                                     | VREG 300 Ω 21                   |
| 22      | S/S          | Start/Stop input A low-level input sets the IC to start mode, and a high-level input sets it to stop mode.                                                                                                                                                      | VREG 3.5 kΩ 22                  |
| 23      | PWM<br>IN    | PWM pulse input A low-level input specifies the output drive state, and a high-level or open input specifies the output off state. When this pin is used for control, the TOC pin voltage must be set to a control amplifier input that results in a 100% duty. | VREG  50 kΩ ₹  3.5 kΩ  23       |
| 24      | F/R          | Forward/reverse input                                                                                                                                                                                                                                           | VREG  50 kΩ   3.5 kΩ  W  3.5 kΩ |
| 25      | НР           | Hall signal output (This is an open-collector output) One of four output types is selected by the N1 and N2 pin settings.                                                                                                                                       | VREG (25)                       |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin Name        | Pin Description                                                                                                                                                             | Equivalent circuit       |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 26      | N1              | Hall signal output (HP signal) type selector                                                                                                                                | VREG  50 kΩ 300 Ω  26    |
| 27      | N2              | Hall signal output (HP signal) type selector                                                                                                                                | VREG  50 kΩ ₹  300 Ω  77 |
| 28      | LVS             | Undervoltage protection voltage detection If a 5 V or higher supply voltage is to be detected, set the detection voltage by inserting an appropriate zener diode in series. | V <sub>CC</sub> (28)     |
| 29      | VREG            | Stabilized power supply output (5 V output) Insert a capacitor (about 0.1 µF) between this pin and ground for stabilization.                                                | V <sub>CC</sub> (29)     |
| 30      | V <sub>CC</sub> | Power supply. Insert a capacitor between this pin and ground for stabilization.                                                                                             |                          |

# Hall Sensor Signal Input/Output Timing Chart



Areas shown in gray ( ) indicate PWM output.

# **Application Circuit Examples**

Bipolar transistor drive (high side PWM) using a 5 V power supply



MOS transistor drive (low side PWM) using a 12 V power supply



NMOS transistor + PNP transistor drive (low side PWM) using a 12 V power supply with thermal protection implemented using a thermistor



### **LB11696V Functional Description**

### 1. Output Drive Circuit

The LB11696V adopts direct PWM drive to minimize power loss in the outputs. The output transistors are always saturated when on, and the motor drive power is adjusted by changing the on duty of the output. The output PWM switching is performed on the UH, VH, and WH outputs. Since the UL to WL and UH to WH outputs have the same output form, applications can select either low side PWM or high side PWM drive by changing the way the external output transistors are connected. Since the reverse recovery time of the diodes connected to the non-PWM side of the outputs is a problem, these devices must be selected with care. (This is because through currents will flow at the instant the PWM side transistors turn on if diodes with a short reverse recovery time are not used.)

#### 2. Current Limiter Circuit

The current limiter circuit limits the output current peak value to a level determined by the equation I = VFR/Rf ( $VRF = 0.25\ V$  typical, Rf: current detection resistor). This circuit suppresses the output current by reducing the output on duty.

High-precision detection can be implemented by connecting the lines from the RF and RFGND pins close to the two terminal of the current detection resistor Rf.



The current limiter circuit includes an internal filter circuit to prevent incorrect current limiter circuit operation due to detecting the output diode reverse recovery current due to PWM operation. Although there should be no problems with the internal filter circuit in normal applications, applications should add an external filter circuit (such as an RC low-pass filter) if incorrect operation occurs (if the diode reverse recovery current flows for longer than 1 µs).

### 3. Power Saving Circuit

This IC goes to a low-power mode (power saving state) when set to the stop state with the S/S pin. In the power saving state, the bias currents in most of the circuits are cut off. However, the 5 V regulator output (VREG) is still provided in the power saving state. If it is also necessary to cut the Hall device bias current, this function can be provided by an application that, for example, connects the Hall devices to 5 V through PNP transistors.



### 4. Notes on the PWM Frequency

The PWM frequency is determined by the capacitor C (F) connected to the PWM pin.

$$f_{PWM} \approx 1/(22500 \times C)$$

If a 2000 pF capacitor is used, the circuit will oscillate at about 22 kHz. If the PWM frequency is too low, switching noise will be audible from the motor, and if it is too high, the output power loss will increase. Thus a frequency in the range 15 to 50 kHz must be used. The capacitor's ground terminal must be placed as close as possible to the IC's ground pin to minimize the influence of output noise and other noise sources.

### 5. Control Methods

The output duty can be controlled by either of the following methods

• Control based on comparing the TOC pin voltage to the PWM oscillator waveform

The low side output transistor duty is determined according to the result of comparing the TOC pin voltage to the PWM oscillator waveform. When the TOC pin voltage is 1.35 V or lower, the duty will be 0%, and when it is 3.0 V or higher, the duty will be 100%.

Since the TOC pin is the output of the control amplifier (CTL), a control voltage cannot be directly input to the TOC pin. Normally, the control amplifier is used as a full feedback amplifier (with the EI- pin connected to the TOC pin) and a DC voltage is input to the EI+ pin (the EI+ pin voltage will become equal to the TOC pin voltage). When the EI+ pin voltage becomes higher, the output duty increases. Since the motor will be driven when the EI+ pin is in the open state, a pull-down resistor must be connected to the EI+ pin if the motor should not operate when EI+ is open.

When TOC pin voltage control is used, a low-level input must be applied to the PWMIN pin or that pin connected to ground.

### • Pulse Control Using the PWMIN Pin

A pulse signal can be input to the PWMIN pin, and the output can be controlled based on the duty of that signal. Note that the output is on when a low level is input to the PWMIN pin, and off when a high level is input. When the PWMIN pin is open it goes to the high level and the output is turned off. If inverted input logic is required, this can be implemented with an external transistor (npn).

When controlling motor operation from the PWMIN pin, the EI– pin must be connected to ground, and the EI+ pin must be connected to the TOC pin.

Note that since the PWM oscillator is also used as the clock for internal circuits, a capacitor (about 2000 pF) must be connected to the PWM pin even if the PWMIN pin is used for motor control.

### 6. Hall Input Signals

A signal input with an amplitude in excess of the hysteresis (80 mV maximum) is required for the Hall inputs. Considering the possibility of noise and phase displacement, an even larger amplitude is desirable.

If disruptions to the output waveforms (during phase switching) or to the HP output (Hall signal output) occur due to noise, this must be prevented by inserting capacitors across the inputs. The constraint protection circuit uses the Hall inputs to discriminate the motor constraint state. Although the circuit is designed to tolerate a certain amount of noise, care is required when using the constraint protection circuit.

If all three phases of the Hall input signal system go to the same input state, the outputs are all set to the off state (the UL, VL, WL, UH, VH, and WH outputs all go to the low level).

If the outputs from a Hall IC are used, fixing one side of the inputs (either the + or - side) at a voltage within the common-mode input voltage range allows the other input side to be used as an input over the 0 V to  $V_{CC}$  range.

### 7. Undervoltage Protection Circuit

The undervoltage protection circuit turns one side of the outputs (UH, VH, and WH) off when the LVS pin voltage falls below the minimum operation voltage (see the Electrical Characteristics). To prevent this circuit from

repeatedly turning the outputs on and off in the vicinity of the protection operating voltage, this circuit is designed with hysteresis. Thus the output will not recover until the operating voltage rises 0.45~V (typical).

The protection operating voltage detection level is set up for 5 V systems. The detected voltage level can be increased by shifting the voltage by inserting a zener diode in series with the LVS pin to shift the detection level. The LVS influx current during detection is about 75  $\mu$ A. To increase the diode current to stabilize the zener diode voltage rise, insert a resistor between the LVS pin and ground.



If the LVS pin is left open, the internal pull-down resistor will result in the IC seeing a ground level input, and the output will be turned off. Therefore, a voltage in excess of the LVS circuit clear voltage (about 4.35 V) must be applied to the LVS pin if the application does not use the undervoltage protection circuit. The maximum rating for the LVS pin applied voltage is 18 V.

### 8. Constraint Protection Circuit

When the motor is physically constrained (held stopped), the CSD pin external capacitor is charged (to about 3.0 V) by a constant current of about 2.5  $\mu$ A and is then discharged (to about 1.0 V) by a constant current of about 0.14  $\mu$ A. This process is repeated, generating a sawtooth waveform. The constraint protection circuit turns motor drive on and off repeatedly based on this sawtooth waveform. (The UH, VH, and WH side outputs are turned on and off.) Motor drive is on during the period the CSD pin external capacitor is being charged from about 1.0 V to about 3.0 V, and motor drive is off during the period the CSD pin external capacitor is being discharged from about 3.0 V to about 1.0 V. The IC and the motor are protected by this repeated drive on/off operation when the motor is physically constrained.

The motor drive on and off times are determined by the value of the connected capacitor C (in  $\mu$ F).

TCSD1 (drive on period)  $\approx 0.8 \times C$  (seconds)

TCSD2 (drive off period)  $\approx 14.3 \times C$  (seconds)

When a  $0.47~\mu F$  capacitor is connected externally to the CSD pin, this iterated operation will have a drive on period of about 0.38 seconds and a drive off period of about 6.7 seconds.

While the motor is turning, the discharge pulse signal (generated once for each Hall input period) that is created by combining the Hall inputs internally in the IC discharges the CSD pin external capacitor. Since the CSD pin voltage does not rise, the constraint protection circuit does not operate.

When the motor is physically constrained, the Hall inputs do not change and the discharge pulses are not generated. As a result, the CSD pin external capacitor is charged by a constant current of  $2.5~\mu A$  to about 3.0~V, at which point the constraint protection circuit operates. When the constraint on the motor is released, the constraint protection function is released.

Connect the CSD pin to ground if the constraint protection circuit is not used.

#### 9. Forward/Reverse Direction Switching

This IC is designed so that through currents (due to the output transistor off delay time when switching) do not flow in the output when switching directions when the motor is turning. However, if the direction is switched when the motor is turning, current levels in excess of the current limiter value may flow in the output transistors due to the motor coil resistance and the motor back EMF state when switching. Therefore, designers must consider selecting external output transistors that are not destroyed by those current levels or only switching directions after the speed has fallen below a certain speed.

### 10. Handling Different Power Supply Types

When this IC is operated from an externally supplied 5 V power supply (4.5 to 5.5 V), short the  $V_{CC}$  pin to the VREG pin and connect them to the external power supply.

When this IC is operated from an externally supplied 12 V power supply (8 to 17 V), connect the  $V_{CC}$  pin to the power supply. (The VREG pin will generate a 5 V level to function as the control circuit power supply.)

# 11. Power Supply Stabilization

Since this IC uses a switching drive technique, the power supply line level can be disturbed easily. Therefore capacitors with adequate capacitance to stabilize the power supply line must be inserted between  $V_{CC}$  and ground. If diodes are inserted in the power supply lines to prevent destruction if the power supply is connected with reverse polarity, the power supply lines are even more easily disrupted, and even larger capacitors are required.

If the power supply is turned on and off by a switch, and if there is a significant distance between that switch and the stabilization capacitor, the supply voltage can be disrupted significantly by the line inductance and surge current into the capacitor. As a result, the withstand voltage of the device may be exceeded. In application such as this, the surge current must be suppressed and the voltage rise prevented by not using ceramic capacitors with a low series impedance, and by using electrolytic capacitors instead.

### 12. VREG Stabilization

To stabilize the VREG voltage, which is the control circuit power supply, a  $0.1~\mu F$  or larger capacitor must be inserted between the VREG pin and ground. The ground side of this capacitor must connected to the IC ground pin with a line that is as short as possible.

### ORDERING INFORMATION

| Device         | Package                      | Shipping (Qty / Packing) |
|----------------|------------------------------|--------------------------|
| LB11696V-MPB-E | SSOP30 (275mil)<br>(Pb-Free) | 48 / Fan-Fold            |
| LB11696V-TLM-E | SSOP30 (275mil)<br>(Pb-Free) | 1000 / Tape & Reel       |
| LB11696V-TRM-E | SSOP30 (275mil)<br>(Pb-Free) | 1000 / Tape & Reel       |

<sup>†</sup> For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. http://www.onsemi.com/pub\_link/Collateral/BRD8011-D.PDF

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent re