

## 1W Mono Audio Power Amplifier with Headphone Sense

### **General Description**

The EMA 1002 is an audio power amplifier primarily designed for portable communication applications such as mobile phones and portable multimedia players (PMP). To an  $8\Omega$  BTL load, it can deliver 1 watt of continuous average power with less than 1% distortion (THD+N) from a 5VDC supply.

The EMA1002 is pin-compatible to National Semi's LM4890 with a superior (THD+N). It does not require output coupling capacitors or bootstrap capacitors, and is ideal for mobile phone and other low voltage applications where minimal power consumption is a primary requirement.

The EMA1002 features a low-power consumption shutdown mode, and an internal thermal shutdown protection mechanism.

Advanced pop & click circuitry is built in to eliminate noises that would otherwise occur during turn-on and turn-off transitions. The EMA1001 is unity-gain stable and can be configured by external gain-setting resistors.

## **Key Specifications**

- PSRR at 217Hz, VDD = 5V (Fig. 1) 60dB(typ.)
- Power Output at 5.0V & 1% THD 1W(typ.)
   Power Output at 2.6V & 1% THD 250mW(typ.)
- Shutdown Current 0.1µA(typ.)

#### **Features**

- Available in space-saving MSOP package
- Ultra low current shutdown mode
- BTL output driving capacitive loads
- Improved pop & click circuitry eliminating noises during turn-on and turn-off transitions
- 2.2 5.5V operation
- No output coupling capacitors, snubber networks or bootstrap capacitors required
- Thermal shutdown protection
- Unity-gain stable
- External gain configuration capability
- Headphone amplifier mode

#### **Applications**

- Mobile Phones
- PDAs and PMPs
- Portable Electronic Device

## **Connection Diagram**

MSOP Package



## Order information

EMA1002-50MA08GRR/NRR

50 5.0V Operation
MA08 MSOP-8 Package
GRR RoHS (Pb Free)
Rating: -40 to 85°C

Package in Tape & Reel

NRR RoHS & Halogen free (By Request)

Rating: -40 to 85°C Package in Tape & Reel



## Order, Mark & Packing Information

| Package | Product ID         | Marking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Packing              |
|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| MSOP-8  | EMA 1002-50MA08GRR | SHUTDOWN F SENSE SHORE S | 3K units Tape & Reel |

## **Pin Functions**

| Pin # | Pin Name           | Function                                                                                                        |
|-------|--------------------|-----------------------------------------------------------------------------------------------------------------|
| 1     | SDNB<br>(SHUTDOWN) | Low Level Shutdown                                                                                              |
| 2     | BYPASS             | Mid-supply Voltage biasing, Adding a Bypass Capacitor to Improves PSRR and Noise Immunity / Turn-on Time Define |
| 3     | HP Sense           | Biased by Mid-supply Voltage / One-side Audio Input for Differential Signal                                     |
| 4     | INN (-IN)          | Negative Feedback for Audio Input                                                                               |
| 5     | OUTP(Vo1)          | Positive (Relative to INN) Audio Output to Load                                                                 |
| 6     | VDD                | Power Supply                                                                                                    |
| 7     | GND                | Ground                                                                                                          |
| 8     | OUTN(Vo2)          | Negative(Relative to INN) Audio Output to Load                                                                  |



## **Typical Application**



FIGURE 1. Typical Audio Amplifier Application Circuit

## Absolute Maximum Ratings (Note 2)

Fower Dissipation (Note 3) Internally Limited Operating Ratings

ESD Susceptibility (Note 4) 2kV Temperature Range  $-40^{\circ}C \le TA \le 85^{\circ}C$ Junction Temperature  $150^{\circ}C$  Supply Voltage  $2.0V \le VDD \le 5.5V$ 

## Electrical Characteristics V<sub>DD</sub> = 5V (Notes 1, 2, 8)

The following specifications apply for the circuit shown in Figure 1 unless otherwise specified. Limits apply for TA = 25°C.

|                         |                             |                                                         | Conc     | litions      | Unito             |
|-------------------------|-----------------------------|---------------------------------------------------------|----------|--------------|-------------------|
| Symbol                  | Parameter                   | Conditions                                              | Typical  | Limit        | Units<br>(Limits) |
|                         |                             |                                                         | (Note 6) | (Notes 7, 9) | (LIIIIIIS)        |
| I <sub>DD</sub>         | Quiescent Power Supply      | V <sub>IN</sub> = 0V, HP SENSE=0V                       | 4        | 8            | mA (max)          |
|                         | Current                     | $V_{IN} = 0V$ , HP SENSE=5V                             | 2.5      |              | mA (max)          |
| I <sub>SD</sub>         | Shutdown Current            | $V_{SHUTDOWN} = 0V$                                     | 0.1      | 1.0          | μA (max)          |
| V <sub>IH_SDNB</sub>    | Shutdown Voltage Input high |                                                         |          | 1.2          | V (min)           |
| V <sub>IL_SDNB</sub>    | Shutdown Voltage Input Low  |                                                         |          | 0.4          | V (max)           |
| V <sub>IH_HPSENSE</sub> | Shutdown Voltage Input high |                                                         |          | 4            | V (min)           |
| $V_{IL\_HPSENSE}$       | Shutdown Voltage Input Low  |                                                         |          | 2.5          | V (max)           |
| Vos                     | Output Offset Voltage       |                                                         | 5        | 25           | mV (max)          |
| Po                      | Output Power                | THD = 1% (max); f = 1 kHz $8\Omega$ Load, HP SENSE<2.5V | 1.0      |              | W                 |
|                         |                             | THD = 1% (max); f = 1 kHz $32\Omega$ Load, HP SENSE>4V  | 90       |              | mW                |

Elite Semiconductor Memory Technology Inc./Elite MicroPower Inc.

Publication Date: May. 2009 Revision: 4.0 3/16



| Twu              | Wake-up time                         | C <sub>bypass</sub> = 1µF                           | 100           | 220 | ms (max)    |
|------------------|--------------------------------------|-----------------------------------------------------|---------------|-----|-------------|
| T <sub>SD</sub>  | Thermal Shutdown                     |                                                     | 160           | 140 | °C (min)    |
|                  | Temperature                          |                                                     |               | 180 | °C (max)    |
| THD+N            | Total Harmonic Distortion +<br>Noise | $P_0 = 0.4 \text{ Wrms; } f = 1 \text{kHz}$         | 0.04          |     | %           |
| PSRR             | Power Supply Rejection Ratio         | $V_{\text{total}} = 200 \text{mV} \text{ sine n-n}$ | 60 (f =217Hz) | 55  | dB (min)    |
| (Note 10)        |                                      | Input Terminated with 10                            | 65 (f = 1kHz) | 33  | GD (ITIIII) |
|                  |                                      | ohms to ground                                      |               |     |             |
| T <sub>SDT</sub> | Shut Down Time                       | $8\Omega$ load                                      | 0.1           |     | ms (max)    |



#### Electrical Characteristics VDD = 2.6V (Notes 1, 2, 8)

The following specifications apply for the circuit shown in Figure 1 unless otherwise specified. Limits apply for TA = 25°C.

|                         |                                   |                                                          | Cond          |              | Units    |
|-------------------------|-----------------------------------|----------------------------------------------------------|---------------|--------------|----------|
|                         |                                   |                                                          | Typical       | Limit        | (Limits) |
| Symbol                  | Parameter                         | Conditions                                               | (Note 6)      | (Notes 7, 9) |          |
| I <sub>DD</sub>         | Quiescent Power Supply            | V <sub>IN</sub> = 0V, HP SENSE=0V                        | 2.6           |              | mA (max) |
|                         | Current                           | V <sub>IN</sub> = 0V, HP SENSE=2.6V                      | 1.5           |              | mA (max) |
| I <sub>SD</sub>         | Shutdown Current                  | $V_{SHUTDOWN} = 0V$                                      | 0.1           | 1.0          | μA (max) |
| V <sub>IH_SDNB</sub>    | Shutdown Voltage Input High       |                                                          |               | 1.2          | V (min)  |
| V <sub>IL_SDNB</sub>    | Shutdown Voltage Input Low        |                                                          |               | 0.4          | V (max)  |
| V <sub>IH_HPSENSE</sub> | Shutdown Voltage Input High       |                                                          |               | 2.1          | V (min)  |
| VIL_HPSENSE             | Shutdown Voltage Input Low        |                                                          |               | 1.3          | V (max)  |
| Vos                     | Output Offset Voltage             |                                                          | 5             | 25           | mV (max) |
| Po                      | Output Power                      | THD = 1% (max); f = 1 kHz $8\Omega$ Load, HP SENSE<1.3V  | 0.25          |              | W        |
|                         |                                   | THD = 1% (max); f = 1 kHz $32\Omega$ Load, HP SENSE>2.1V | 20            |              | mW       |
| Twu                     | Wake-up time                      | C <sub>bypass</sub> =1uF                                 | 100           | 220          | ms (max) |
| $T_{SD}$                | Thermal Shutdown                  | 7,                                                       | 160           | 140          | °C (min) |
|                         | Temperature                       |                                                          |               | 180          | °C (max) |
| THD+N                   | Total Harmonic Distortion + Noise | Po = 0.2 Wrms; f = 1kHz                                  | 0.03          |              | %        |
| PSRR                    | Power Supply Rejection Ratio      |                                                          | 55 (f =217Hz) |              | dB (min) |
| (Note 10)               |                                   | Input Terminated with 10 ohms to ground                  | 60 (f = 1kHz) |              |          |
| T <sub>SDT</sub>        | Shut Down Time                    | 8 Ω load                                                 | 0.1           |              | ms (max) |

Note 1: All voltages are measured with respect to the ground pin, unless otherwise specified.

Note 1: All voltages are measured with respect to the ground pin, unless otherwise specified.

Note 2: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions, which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>,  $\theta_{JA}$ , and the ambient temperature. The maximum glowed have all power dissipation in PDMAX = (Trum, T.V.). All A of the pumper given in

ambient temperature  $T_A$ . The maximum allowable power dissipation is PDMAX =  $(T_{JMAX}-T_A)/\theta JA$  or the number given in ambient remperature 1<sub>A</sub>. The maximum allowable power dissipation is PDMAX = (1<sub>JMAX</sub>-1<sub>A</sub>)/ θJA or the number given in Absolute Maximum Ratings, whichever is lower. For the EMA1001, see power derating curves for additional information. **Note 4**: Human body model, 100 pF discharged through a 1.5 kΩresistor. **Note 5**: Machine Model, 220 pF-240 pF discharged through all pins. **Note 6**: Typicals are measured at 25°C and represent the parametric norm. **Note 7**: Limits are guaranteed to EMP's AOQL (Average Outgoing Quality Level). **Note 8**: Shutdown current is measured in a Normal Room Environment. Exposure to direct sunlight will increase ISD by a maximum of 21.4

maximum of 2µA.

Note 9: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

Note 10: PSRR is a function of system gain. Specifications apply to the circuit in Figure 1 where Av = 2. Higher system gains will reduce PSRR value by the amount of gain increase. A system gain of 10 represents a gain increase of 14dB. PSRR will be reduced by 14dB and applies to all operating voltages.

**External Components Description (Figure 1)** 

| Components |                | Functional Description                                                                                                                                                                                                                                                                             |
|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.         | R <sub>2</sub> | Inverting input resistance for setting the closed-loop gain in conjunction with $R_f$ . This resistor also forms a high pass filter with $C_2$ at $f_C=1/(2\pi R_2 C_2)$ .                                                                                                                         |
| 2.         | C <sub>2</sub> | Input coupling capacitor for blocking the DC voltage at the amplifier's input terminals. Also creates a high pass filter with $C_2$ at $f_C=1/(2\pi R_2 C_2)$ . Refer to the section, <b>Proper Selection of External Components</b> , for an explanation of how to determine the value of $C_2$ . |
| 3.         | Rf             | Feedback resistance for setting the closed-loop gain in conjunction with R <sub>2</sub> .                                                                                                                                                                                                          |
| 4.         | Cı             | Supply bypass capacitor for providing power supply filtering. Refer to the section, <b>Power Supply Bypassing</b> , for information concerning proper placement and selection of the supply bypass capacitor, C <sub>3</sub> .                                                                     |
| 5.         | C <sub>3</sub> | Bypass pin capacitor for providing half-supply filtering. Refer to the section, <b>Proper Selection of External Components</b> , for information concerning proper placement and selection of C <sub>3</sub> .                                                                                     |

Publication Date: May. 2009 Revision: 4.0 5/16



## **Typical Performance Characteristics**













f=1KHz, RL=8ohm, Av=2, C3=C1=1uF, BW=60KHz (X=Supply Voltage, Y=Power Out)



Vdd=3.3V, f=1KHz, RL=8ohm, Av=2,C3=C1=1uF, BW=60KHz (X=Output, Y=Power dissipation)













#### **Application Information**

#### BRIDGED CONFIGURATION EXPLANATION

As shown in Figure 1, the EMA1001 has two operational amplifiers internally, A1 and A2, allowing for a few different amplifier configurations. A1's gain is externally configurable, while A2 is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of A1 is set by selecting the ratio of  $R_{\rm f}$  to  $R_{\rm 2}$ , while A2's gain is fixed by the two internal  $20k\Omega$  resistors. Figure 1 shows that the output of A1 serves as the input to A2, which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. Hence, the differential gain for the IC is

 $A_{VD} = 2 * (R_f/R_2)$ 

By driving the load differentially through outputs Vo1 and V<sub>O2</sub>, a bridged mode amplifier configuration is established. Bridged mode operation is different from the single-ended amplifier configuration where one side of the load is connected to ground. A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the Audio Power Amplifier Design section. A bridge configuration, such as the one used in the EMA1001, also creates a second advantage over single-ended amplifiers. Since the differential outputs,  $V_{\text{O1}}$  and  $V_{\text{O2}}$ , are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor, which is required in a single supply, single-ended amplifier configuration. Without an output coupling capacitor, the half-supply bias across the load would result in both increased internal IC power dissipation and also possible loudspeaker damage.

#### POWER DISSIPATION

Power dissipation is one of the major concerns in designing a quality amplifier -- the higher the power delivered to the load by a bridge amplifier, the higher the increase in internal power dissipation. Since the EMA1001 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

 $P_{DMAX} = 4*(V_{DD})^2/(2 \pi^2 R_L)$  (1)

It is critical to maintain the maximum junction temperature TIMAX below 150°C. TIMAX can be determined from the power derating curves by using PDMAX and the PC board foil area. By adding additional copper foil, the thermal resistance of the application can be reduced, resulting in higher PDMAX. Additional copper foil can be added to any of the leads connected to the EMA1001. Refer to the APPLICATION INFORMATION on the EMA1001 reference design board for an example of good heat sinking. If TJMAX still exceeds 150°C, then additional changes must be made. These changes can include reduced supply voltage, higher load impedance, or reduced ambient temperature. Internal power dissipation is a function of output power. Refer to the Typical Performance Characteristics curves for power dissipation information for different output powers and output loading.

#### POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. Typical applications employ a 5V regulator with 10µF tantalum or electrolytic capacitor and a ceramic bypass capacitor, which aids in supply stability. This does not eliminate the need for bypassing the supply nodes of the EMA1001. The selection of a bypass capacitor, especially C<sub>3</sub>, is dependent upon PSRR requirements, click and pop performance (as in the section, **Proper Selection of External Components**), system cost, and size constraints.

#### SHUTDOWN FUNCTION

The EMA1001 contains a shutdown pin to externally turn off the amplifier's bias circuitry. When a logic low is placed on the shutdown pin, this shutdown feature turns the amplifier off. By switching the shutdown pin to ground, the EMA1001 supply current draw will be minimized in idle mode. The idle current may be greater than the typical value of 0.1µA while the device is disabled with shutdown pin voltages less than 0.5VDC. Idle current is measured with the shutdown pin grounded. In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry. They provide a quick, smooth transition into shutdown. Another solution is to use a single-pole, single-throw switch in conjunction with an external pull-up resistor. When the switch is closed, the shutdown pin is connected to ground and disables the amplifier. If the switch is open, then the external pull-up resistor will enable the EMA1001. This scheme guarantees that the shutdown pin will not float thus preventing unwanted state changes.

#### PROPER SELECTION OF EXTERNAL COMPONENTS

To optimize device and system performance, proper selection of external components is critical. While the EMA1001 can support a wide range of external component combinations, careful selection of component values can maximize overall system quality. The EMA1001 is unity-gain stable, which gives the designer maximum system flexibility. The EMA1001 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1Vrms are available from sources such as audio codecs. Please refer to the section, Audio Power Amplifier Design, for a more complete explanation of proper gain selection. Besides gain, one of the major considerations is the closed loop bandwidth of the amplifier. The bandwidth is primarily determined by the choice of external components shown in Figure 1. The input coupling capacitor, C2, forms a first order high pass filter, which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

#### SELECTION OF INPUT CAPACITOR SIZE

For portable designs, large input capacitors are prohibited because they are both expensive and space hungry. To couple in low frequencies without severe attenuation, a certain sized capacitor is needed. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100Hz to 150Hz. Thus, using a large input capacitor may not increase actual system performance. In addition to system cost and size, click and pop performance is affected by the size of the input coupling capacitor,  $C_2$ . A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally  $1/2\ V_{DD}$ ). This charge



comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized. Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor, C<sub>3</sub>, is the most critical component to minimize turn-on pops since it determines how fast the EMA1001 turns on. The slower the EMA 1001's outputs ramp to their quiescent DC voltage (nominally  $1/2V_{DD}$ ), the smaller the turn-on pop. Choosing  $C_3$  equal to 1.0µF along with a small value of  $C_2$ , (in the range of 0.1µF to 0.39µF), should produce a virtually clickless and popless shutdown function. While the device will function properly, (no oscillations or motor-boating), with C<sub>3</sub> equal to 0.1 µF, the device will be much more susceptible to turn-on clicks and pops. Thus, a value of C<sub>3</sub> equal to 1.0µF is recommended in all but the most cost sensitive designs.

#### AUDIO POWER AMPLIFIER DESIGN

A 1W/8 Audio Amplifier

Given:

 $\begin{array}{lll} \mbox{Power Output} & \mbox{1 Wrms} \\ \mbox{Load Impedance} & \mbox{8}\Omega \\ \mbox{Input Level} & \mbox{1 Vrms} \\ \mbox{Input Impedance} & \mbox{20 k}\Omega \\ \end{array}$ 

Bandwidth  $100 \text{ Hz}-20 \text{ kHz} \pm 0.25 \text{ dB}$ 

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the Typical Performance Characteristics section, the supply rail can be easily found. In more applications, 5V is chosen as a standard voltage for the supply rail. Extra supply voltage creates headroom, which allows the EMA1001 to reproduce peaks in excess of 1W without producing audible distortion. At this stage, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions described in the Power Dissipation section.

Once the power dissipation equations are addressed, the required differential gain can be determined from Equation 3.

$$A_{VD} \ge (P_O R_L)^{1/2} / Vin = Vorms / Vinrms$$
 (3)  
 $R_f / R_2 = A_{VD} / 2$ 

From Equation 3, the minimum  $A_{VD}$  is 2.83; use  $A_{VD}$  = 3. Since the desired input impedance is  $20~k\Omega$ , and with an  $A_{VD}$  gain of 3, a ratio of 1.5:1 of  $R_f$  to  $R_2$  results in an allocation of  $R_2$  =  $20~k\Omega$  and  $R_f$  =  $30~k\Omega$ . The final design step is to address the bandwidth requirements, which must be stated as a pair of -3 dB frequency points. Five times away from a -3 dB point is 0.17 dB down from passband response, which is better than the required  $\pm 0.25~dB$  specified.

```
f_L = 100Hz/5 = 20Hz

f_H = 20kHz * 5 = 100kHz
```

As stated in the **External Components** section,  $R_2$  and  $C_2$  create a high-pass filter.

 $C_2 \ge 1/(2\pi^*20 \text{ k}\Omega^*20\text{Hz}) = 0.397\mu\text{F}$ ; use 0.39 $\mu\text{F}$ .

The high frequency pole is the product of the desired frequency pole,  $f_{\text{H}}$ , and the differential gain,  $A_{\text{VD}}.$  With a AVD = 3 and  $f_{\text{H}}$  = 100kHz, the resulting GBWP = 300kHz which is much smaller than the EMA1001 GBWP of 2.5MHz. This calculation shows that if a designer has a need to design an amplifier with a higher differential gain, the EMA1001 can still be used without running into bandwidth limitations.



FIGURE 2. HIGHER GAIN AUDIO AMPLIFIER

The EMA1001 is unity-gain stable and requires only gain-setting resistors, an input coupling capacitor, and proper supply bypassing in the typical application. For a closed-loop differential gain of greater than 10, a feedback capacitor (C4) may be needed as shown in Figure 2 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that

eliminates possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of R3 and C4 will cause rolloff before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency rolloff is R3 = 20k $\Omega$  and C4 = 25pf. These components result in a -3dB point of approximately 320 kHz.



## Reference Design Board and Layout



FIGURE 3. REFERENCE DESIGN



FIGURE 4. COMPONENT SIDE & TOP LAYER OF REFERENCE DESIGN



FIGURE 5. BOTTOM LAYER OF REFERENCE DESIGN



## Bill of Materials of Figure 4

| Description                         | Designator | Footprint   | LibRef         | Value        |
|-------------------------------------|------------|-------------|----------------|--------------|
|                                     | U1         | MSOP-8      | EMA 1002 MSOP8 |              |
| Capacitor (Semiconductor SIM Model) | C0         | CC1608-0603 | Cap Semi       | 1uF          |
| Capacitor (Semiconductor SIM Model) | C1         | CC1608-0603 | Cap Semi       | 1uF          |
| Capacitor (Semiconductor SIM Model) | C3         | CC1608-0603 | Cap Semi       | 0.39uF       |
| Capacitor (Semiconductor SIM Model) | C4         | CC1608-0603 | Cap Semi       | 100uF        |
| Semiconductor Resistor              | RIN1       | CR1608-0603 | Res Semi       | 20K          |
| Semiconductor Resistor              | RF1        | CR1608-0603 | Res Semi       | 20K          |
| Semiconductor Resistor              | R2         | CR1608-0603 | Res Semi       | 1K           |
| Semiconductor Resistor              | R3         | CR1608-0603 | Res Semi       | 100K         |
| Semiconductor Resistor              | R4         | CR1608-0603 | Res Semi       | 100K         |
| Jumper Header Vertical Mount 2X1,   | JM4        |             |                | 0.1' spacing |
| Audio Jack                          | J4         |             |                | 3.5mm        |

#### **PCB LAYOUT GUIDELINES**

This section provides practical guidelines for mixed signal PCB layout that involves various digital/analog power and ground traces. Designers should note that these are only "rule-of-thumb" recommendations and the actual results will depend heavily on the final layout.

# GENERAL MIXED SIGNAL LAYOUT RECOMMENDATIONS

#### **Power and Ground Circuits**

For 2 layer mixed signal design, it is important to isolate the digital power and ground trace paths from the analog power and ground trace paths. Star trace routing techniques (bringing individual traces back to a central point rather than daisy chaining traces together in a serial manner) can have a major impact on low level signal performance. Star trace routing refers to using individual traces to feed power and ground to each circuit or even device. This technique will require a greater amount of design time but will not increase the final price of the board. The only extra parts required will be some jumpers.

#### **Single-Point Power / Ground Connections**

The analog power traces should be connected to the digital traces through a single point (link). A "Pi-filter" can be helpful in minimizing High Frequency noise coupling between the analog and digital sections. It is further recommended to put digital and analog power traces over the corresponding digital and analog ground traces to minimize noise coupling.

#### Placement of Digital and Analog Components

All digital components and high-speed digital signals traces should be located as far away as possible from analog components and circuit traces.

#### **Avoiding Typical Design / Layout Problems**

Avoid ground loops or running digital and analog traces parallel to each other (side-by-side) on the same PCB layer. When traces must cross over each other do it at 90 degrees. Running digital and analog traces at 90 degrees to each other from the top to the bottom side as much as possible will minimize capacitive noise coupling and cross talk.



# Physical Dimensions MSOP-8 Package









| SYMBPLS | MIN.     | NOM. | MAX. |
|---------|----------|------|------|
| Α       |          |      | 1.1  |
| A1      | 0        |      | 0.15 |
| A2      | 0.75     | 0.85 | 0.95 |
| D       | 3.00 BSC |      |      |
| Е       | 4.90 BSC |      |      |
| E1      | 3.00 BSC |      |      |
| L       | 0.4      | 0.6  | 0.8  |
| L1      | 0.95 BSC |      |      |
| θ°      | 0        | _    | 8    |

UNIT: MM



## **Revision History**

| Revision | Date       | Description                      |
|----------|------------|----------------------------------|
| 4.0      | 2009.05.05 | EMP transferred from version 3.1 |



## **Important Notice**

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT.

The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.