# Wideband, Low Power Monolithic Op Amp ### **APPLICATIONS:** - · video distribution amp - HDTV amplifier - flash A/D driver - D/A transimpedance buffer - pulse amplifier - photo-diode amp - LAN amplifier ### **DESCRIPTION:** The CLC406 is a wideband monolithic operational amplifier designed for low-gain applications where power and cost are of primary concern. Operating from $\pm 5\mathrm{V}$ supplies, the CLC406 consumes only 50mW of power yet maintains a 160MHz small signal bandwidth and a 1500V/ $\mu\mathrm{s}$ slew rate. Benefitting from Comlinear's current feedback architecture, the CLC406 offers a gain range of $\pm 1$ to $\pm 10$ while providing stable, oscillation free operation without external compensation, even at unity gain. With its exceptional differential gain and phase, typically 0.02% and 0.02° at 3.58MHz, the CLC406 is designed to meet the performance and cost requirements of high volume composite video applications. The CLC406's large signal bandwidth, high slew rate and high drive capability are features well suited for RGB video applications. Providing a 12ns settling time to 0.05% (1/2 LSB in 10-bit systems) and -68/-75 dBc 2nd/3rd harmonic distortion (2V $_{pp}$ at 10MHz, $R_L=1k\Omega)$ , the CLC406 is an excellent choice as a buffer or driver for high speed A/D and D/A converter systems. Commercial remote sensing applications and battery powered radio transceivers requiring a high performance, low power amplifier will find the CLC406 to be an attractive, cost-effective solution. Constructed using an advanced, complementary bipolar process and Comlinear's proven current feedback architectures, the CLC406 is available in several versions to meet a variety of requirements. | CLC406AJP | – 40°C to + 85°C | 8-pin plastic DIP | |-----------|-------------------------------------|--------------------------------| | CLC406AJE | – 40°C to + 85°C | 8-pin plastic SOIC | | CLC406AIB | – 40°C to + 85°C | 8-pin hermetic CERDIP | | CLC406A8B | <ul><li>55°C to + 125°C</li></ul> | 8-pin hermetic CERDIP, | | | | MIL-STD-883, Level B | | CLC406ALC | <ul><li>– 55°C to + 125°C</li></ul> | dice | | CLC406AMC | <ul><li>55°C to + 125°C</li></ul> | dice qualified to Method 5008, | | | | MIL-STD-883, Level B | Contact factory for other packages. DESC SMD number, 5962-92004. # FEATURES (typical): - 160MHz small signal bandwidth - 50mW power (±5V supplies) - 0.02%/0.02° differential gain/phase - 12ns settling to 0.05% - 1500V/μs slew rate - 2.2ns rise and fall time (2V<sub>pp</sub>) - 70mA output current | 。 | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | PARAMETERS CONDITIONS | TYP | MAX | & MIN RAT | INGS | UNITS | SYMBOL | | Ambient Temperature CLC406AJ/AI | +25°C | -40°C | +25°C | + 85°C | | | | Ambient Temperature CLC406A8/AL/AM | 1 +25℃ | −55°C | +25°C | +125°C | | | | FREQUENCY DOMAIN PERFORMANCE<br>† - 3db bandwidth V <sub>out</sub> <2V <sub>pp</sub> | 160 | >110 | >110 | >90 | MHz | SSBW | | V <sub>aut</sub> <5V <sub>au</sub> | 130 | >95 | >95 | >80 | MHz | LSBW | | $\begin{array}{llll} & \text{gain flatness}^2 & \text{Vout} < 2\text{V}_{pp} \\ \uparrow & \text{peaking} & \text{DC to 25MHz} \\ \uparrow & \text{peaking} & >25\text{MHz} \\ \uparrow & \text{rolloff} & \text{DC to 50MHz} \\ \text{linear phase deviation} & \text{DC to 75MHz} \\ \text{differential gain} & (A_V = +2) \ 150\Omega \ \text{load}, \ 3.58M \\ \text{differential phase} & (A_V = +2) \ 150\Omega \ \text{load}, \ 3.58M \\ & 4.43M \\ \end{array}$ | Hz 0.02<br>Hz 0.02 | <0.2<br><0.5<br><0.6<br><0.8<br><0.04<br><0.04<br><0.04<br><0.05 | <0.2<br><0.5<br><0.6<br><0.8<br><0.04<br><0.04<br><0.04<br><0.05 | <0.2<br><0.5<br><1.0<br><1.2<br><0.04<br><0.04<br><0.08<br><0.10 | dB<br>dB<br>dB<br>.% | GFPL<br>GFPH<br>GFR<br>LPD<br>DG1<br>DG2<br>DP1<br>DP2 | | TIME DOMAIN RESPONSE rise and fall time 2V step 4V step 4V step settling time to 0.05% 2V step overshoot 2V step slew rate 2V step | 2.2<br>3.0<br>12<br>8<br>1500 | <3.0<br><3.6<br><18<br><15<br>>1200 | <3.0<br><3.6<br><18<br><15<br>>1200 | <3.9<br><5.0<br><20<br><15<br>>1000 | ns<br>ns<br>ns<br>%<br>V/µs | TRS<br>TRL<br>TS<br>OS<br>SR | | $\begin{array}{ll} \textbf{DISTORTION AND NOISE RESPONSE} \\ \textbf{2nd harmonic distortion} & & & & \\ 2 V_{pp}, 20 \text{MHz}, R_L = & & \\ 2 V_{pp}, 10 \text{MHz}, R_L = & \\ 3 \text{rd harmonic distortion} & & & \\ + 2 V_{pp}, 20 \text{MHz}, R_L = & \\ 2 V_{pp}, 10 \text{MHz}, R_L = & \\ \end{array}$ | 1kΩ | <-42<br><-62<br><-46<br><-70 | <-42<br><-62<br><-46<br><-70 | <-38<br><-60<br><-42<br><-65 | dBc<br>dBc<br>dBc<br>dBc | HD2<br>HD2L<br>HD3<br>HD3L | | equivalent input noise non-inverting current non-inverting current total noise floor total integrated noise >1 MHz >1 MHz >1 MHz >1 MHz 1 | 2.7<br>11.0<br>2.1<br>-157<br>31 | 3.4<br>13.9<br>2.6<br><-156<br><38 | 3.4<br>13.9<br>2.6<br><-156<br><38 | 3.8<br>15.5<br>3.0<br>-155<br><42 | $\begin{array}{c} \text{nV/}\sqrt{\text{Hz}}\\ \text{pA/}\sqrt{\text{Hz}}\\ \text{pA/}\sqrt{\text{Hz}}\\ \text{dBm}_{\text{1Hz}}\\ \mu\text{V} \end{array}$ | VN<br>ICN<br>NCN<br>SNF<br>INV | | *input offset voltage average temperature coefficient *input bias current non-inverting average temperature coefficient *input bias current inverting average temperature coefficient *input bias current inverting average temperature coefficient †power supply rejection ratio common mode rejection ratio *supply current no load | | <10<br><60<br><24<br><125<br><23<br><100<br>>46<br>>45<br><7.0 | <6<br> | <12<br><60<br><12<br><50<br><20<br><550<br>>44<br>>43<br><6.7 | mV<br>μV/°C<br>μΑ<br>nA/°C<br>μΑ<br>nA°C<br>dB<br>dB<br>mA | VIO<br>DVIO<br>IBN<br>DIBN<br>IBI<br>DIBI<br>PSRR<br>CMRR<br>ICC | | MISCELLANEOUS PERFORMANCE non-inverting input resistance non-inverting input capacitance output impedance output voltage range common mode input range output current | 1000<br>1.0<br>0.2<br>+3.1, -2.7<br>± 2.2 | >300<br><2.0<br><0.6<br>+1.6, -2.5<br>± 1.4 | >500<br><2.0<br><0.3<br>±2.7<br>±2.0<br>50 | >500<br><2.0<br><0.2<br>±2.7<br>± 2.0<br>50 | kΩ<br>pF<br>Ω<br>V<br>V<br>mA | RIN<br>CIN<br>RO<br>VO<br>CMIR<br>IO | | Vcc | ±7 <b>V</b> | recommended | gain range: ±1 to ±10 | |-----------------------------------------------------------------------------------------------|-------------------|----------------------------|------------------------------------------------| | l <sub>out</sub> output is short circuit protected to ground, but maximum reliability will be | | NOTES: | | | maintained if I <sub>out</sub> does not exceed | 70m <b>A</b> | <ul> <li>AI, AJ</li> </ul> | 100% tested at + 25°C, sample at + 85°C. | | common mode input voltage | ±V <sub>cc</sub> | † AJ | Sample tested at + 25°C. | | differential input voltage | 10°V | † Al | 100% tested at + 25°C. | | junction temperature | + 175°C | * A8 | 100% tested at + 25°C, - 55°C, + 125°C. | | operating temperature range | | † A8 | 100% tested at + 25°C, sample - 55°C, + 125°C. | | Al/AJ: | - 40°C to + 85°C | * AL. AM | 100% water probe tested at + 25°C to + 25°C | | A8/AM/AL | - 55°C to + 125°C | | min/max specifications. | | storage temperature range | - 65°C to + 150°C | note 1: | At - 55°C large signal is 3V <sub>po</sub> | | Lead solder duration (+ 300°C) | 10 sec | note 2: | Gain flatness tests performed from 0.1MHz | Comlinear reserves the right to change specifications without notice. ### Non-inverting Frequency Response **Inverting Frequency Response** Large Signal Inverting Frequency Response Market Committee of the S. S. je z v. . . . V. ≈ 2Vpp Phase -180 0 -225 -270 -90 -315 -135 -180 -360 -180 20MHz/div 20MHz/div 200MHz 20MHz/div 200MHz Small Signal Pulse Response **Short-Term Settling Time** Long-Term Settling Time 0.20 0.15 0.8 0.10 0.10 Settling Error utput step final 0.4 0.05 0.05 Error ( 0.00 0 0.00 Settling -0.05 output -0.4 -0.05 -0.8 -0.10 ♂ -0.15 -0.15-0.20 -0.20 10<sup>-9</sup>10<sup>-8</sup>10<sup>-7</sup>10<sup>-6</sup>10<sup>-5</sup>10<sup>-4</sup>10<sup>-3</sup>10<sup>-2</sup>10<sup>-1</sup>10<sup>0</sup> Time (s) R<sub>s</sub> and Settling Time vs. Capacitive Load 5ns/div 0 Time(10ns/div) 100ns **Harmonic Distortion** 2-Tone, 3rd Order Spurious Levels -35 -30 1 元號 新 本政权率 200 5 16 26 2 75**0**1±2 (gBC) -40 (26 -45 (28 -50) §50Ω 80 Level 75- Fe 1-60 -50 30 Spurious H<sub>s</sub> (ohms) -60 50 Distortion -75 -60 20 30 -70 -80 -85 10 Frequency (MHz) -4 -3 -2 -1 0 5 10 100 Load Capacitance (pF) 1000 Test Tone Power (Pout, dBm-each tone) 2nd Harmonic Distortion vs. Output Power 3rd Harmonic Distortion vs. Output Power Differential Gain and Phase (4.43 MHz Video) -30 -35 -40 Differential -40 -45 € 0.075 -45 ₹ 100Ω -50 Gain -50 -55 i Phase -55 -60 0.05 0.10 erential -60 -65 5 -00 G -70 0.025 -75 -85 -6 -4 -2 0 2 4 6 8 10 Output Power (P<sub>out</sub>, dBm) PSRR, CMRR, and Closed Loop R<sub>o</sub> 6 -4 -2 0 2 4 6 8 10 Output Power (P<sub>out</sub>, dBm) **Equivalent Input Noise** -6 10 12 14 10 12 14 Number of 150 Ω Loads Open-Loop Transimpedance Gain, Z(s) 100 100 Noise Voltage (nVV/Hz Noise Currents (pAV/Hz 90 V<sub>6</sub> //;// 1Ω] 80 120° PSRR/CMRR 20log 40 70 100° (degr 60 go 50 60° 409 40 20 30 10 10<sup>3</sup> 10<sup>5</sup> 10<sup>6</sup> 10<sup>4</sup> 10<sup>5</sup> 10<sup>6</sup> 10 <sup>8</sup> 10<sup>5</sup> 10<sup>6</sup> 10<sup>8</sup> 10<sup>2</sup> 10<sup>7</sup> 10<sup>7</sup> 10<sup>4</sup> 10⁴ 10° 10 Frequency (Hz) Frequency (Hz) 3 - 73 Frequency (Hz) recommended non-inverting ### Feedback Resistor The CLC406 achieves its exceptional AC performance while requiring very low quiescent power by using the current feedback topology and an internal slew rate enhancement circuit. The loop gain and frequency response for a current feedback op amp is predominantly set by the feedback resistor value. The CLC406 is optimized for a gain of +6 to use a $500\Omega$ feedback resistor (for maximally flat response at a gain of +2, use $\mathbf{R}_{\mathbf{r}} = \mathbf{1}\mathbf{k}\Omega$ ). Using lower values can lead to excessive ringing in the pulse response while a higher value will limit the bandwidth. Application Note OA-13 provides a more detailed discussion of choosing a feedback resistor. A plot within the CLC415 data sheet entitled "Recommended R<sub>f</sub> vs. Gain" is also applicable to the CLC406. The values of R<sub>f</sub> found on this plot will optimize the performance of the CLC406 over its $\pm 1$ to $\pm 10$ gain range. The CLC406, like all current feedback op amps. can be operated at higher than recommended gains with an expected reduction in bandwidth. ### Slew Rate and Harmonic Distortion The current feedback topology yields an inherently high slew rate amplifier. For this reason the CLC406 shows little difference in bandwidth between 2V<sub>pp</sub> and 5V<sub>pp</sub> outputs. The dominant slew rate limiting mechanism is the unity gain buffer used internally from the non-inverting to the inverting inputs. Using a slew enhancement circuit to sense the onset of slew limiting, the buffer stage momentarily increases the quiescent current to handle high slew requirements. Slew rates will decrease when operating the CLC406 at lower non-inverting gains due to the increasing signal swing through the buffer stage which is necessary to maintain a fixed desired output swing. Conversely, slew rates are generally higher and relatively insensitive to gain setting for inverting gain operation. An additional discussion of slew rates can be found in the CLC404 data sheet. As the output signal swing is increased, the slew enhancement circuit found in the buffer stage acts to suppress harmonic distortions. This is one reason the CLC406 does not exhibit a simple relationship between output power and distortion. For example, the 2-tone, 3rd order spurious plot shows the spurious level to remain nearly constant over test tone power. For this reason the CLC406 does not exhibit an intercept type performance where the relative spurious levels change at twice the rate of the test tone power. ### Differential Gain and Phase Differential gain and phase performance specifications are common to composite video distribution applications. These specifications refer to the change in small signal gain and phase of the color subcarrier frequency (4.43MHz for PAL composite video ) as the amplifier output is swept over a range of DC voltages. For this test only, the CLC406 is specified at a gain of +2 while connected to one or more doubly terminated 75\Omega loads. Application Note OA- 08 provides an additional discussion of differential gain and phase measurements. ## Non-inverting Source Impedance For best operation, the DC source impedance looking out of the non-inverting input should be less than $3 \text{k} \Omega$ but greater than $20\Omega$ . Parasitic self oscillations may occur in the input transistors if the DC source impedance is out of this range. This impedance also acts as the gain for the non-inverting input bias and noise currents and therefore can become troublesome for high values of DC source impedance. The inverting configuration of Figure 2 shows a 25 $\Omega$ resistor to ground on the non-inverting input which insures stability but does not provide bias current cancellation. The input bias currents are unrelated for a current feedback amplifier which eliminates the need for source impedance matching to achieve bias current cancellation. ### DC Accuracy and Noise Figure 3 shows an example of the output offset voltage computation. The calculation is developed using typical bias current and offset voltage specifications at 25°C, a gain (Av) of +6 and a non-inverting source impedance $(R_s)$ of $25\Omega$ . Figure 3: Output Offset Voltage Calculation Output Offset Voltage $V_o = (\pm I_{bn}R_{in} \pm V_{io})(1 + R_f/R_o) \pm I_{bi}R_f$ $V_0 = (\pm 5\mu A(25\Omega) \pm 2mV) (6) \pm 3\mu A(500\Omega) = \pm 14.25mV$ Improved output offset voltage is possible using the composite circuits shown in Application Note OA-07. The total output spot noise is computed in a similar fashion to the output offset voltage. Using the input spot noise voltage and the two input spot noise currents, the total output spot noise is developed through the same gain equations for each term but combined as the square root of the sum of squared contributing elements. Application Note OA-12 provides a more detailed discussion of noise calculations for current feedback amplifiers. ### **Printed Circuit Layout** As with any high speed component, a careful attention to the board layout is necessary for optimum performance. Of particular importance is the careful control of parasitic capacitances on the output pin. As the output impedance plot shows, the closed loop output for the CLC406 eventually becomes inductive as the loop gain rolls off with increasing frequency. Direct capacitive loading on the output pin can guickly lead to peaking in the frequency response, overshoot in the pulse response, ringing or even sustained oscillations. The "Suggested Series Rs vs. C" plot should be used as a starting point when a capacitive load must be driven. Evaluation boards (part number 730013 for throughhole and 730027 for SOIC) for the CLC406 are available. Further layout suggestions can be found in Application Note OA-15.