# V53C466A FAMILY HIGH PERFORMANCE, LOW POWER 64K X 4 BIT STATIC COLUMN CMOS DYNAMIC RAM | HIGH PERFORMANCE V53C466A | 60/60L | 70/70L | 80/80L | 10/10L | |----------------------------------------------------------------------------|--------|--------|--------|--------| | Max. RAS Access Time, (t <sub>RAC</sub> ) | 60 ns | 70 ns | 80 ns | 100 ns | | Max. Column Address Access Time, (t <sub>CAA</sub> ) | 30 ns | 35 ns | 40 ns | 45 ns | | Min. Static Column Mode Cycle Time, (t <sub>SWC</sub> , t <sub>SRC</sub> ) | 40 ns | 45 ns | 50 ns | 55 ns | | Min. Read-Write Cycle Time, (t <sub>RC</sub> ) | 115 ns | 130 ns | 145 ns | 175 ns | | | | | | | | LOW POWER V53C466AL | 60L | 70L | 80L | 10L | | Max. CMOS Standby Current, (I <sub>DD6</sub> ) | 1.2 mA | 1.2 mA | 1.2 mA | 1.2 mA | #### Features - Low power dissipation for V53C466A -10 - · Operating Current—65 mA max. - TTL Standby Current-3.5 mA max. - Low CMOS Standby Current - V53C466A—3 mA max. - V53C466AL—1.2 mA max. - Read-Modify-Write, RAS-only Refresh, CASbefore-RAS Refresh capability - Static Column Operation continuous data rate greater than 24 MHz - 256 Refresh cycles/4 ms. - Standard packages are 18 pin Plastic DIP and 18 pin PLCC #### Description The Vitelic V53C466A is a high speed 65,536 x 4 bit CMOS dynamic random access memory. Fabricated with Vitelic's VICMOS III technology, the V53C466A offers a combination of size and features unattainable with NMOS technology: Static Column decode for high data bandwidth and clock-free page operation, fast usable speed, CMOS standby current, inherently high CMOS reliability, and upon request, extended refresh for very low data retention power (V53C466AL). All inputs and outputs are TTL compatible. Input and output capacitances are significantly lowered to allow increased system performance. Static Column operation allows random access of up to 256 (x4) bits within a row with cycle times as short as 45 ns. Because of static circuitry, CAS is not required either to clock or to gate column addresses. Since CAS is not in the critical access time path, system design is easier, and inherent device speed is more usable. These unique features make the V53C466A ideally suited for computer peripherals, control systems and graphic systems. The V53C466AL-10 offers a maximum data retention power of 10 mW when operating in CMOS standby mode and performing RAS-only or CAS-before-RAS refresh cycles. For selected V53C466A devices with Refresh Interval longer than 4 ms, consult factory. ### Device Usage Chart | Operating | Package | Outline | | Tamparatura | | | | | | |----------------------|-----------|---------|----|-------------|-----|------|---------------------|---|-------| | Temperature<br>Range | P J 60 70 | | 80 | 100 | Low | Std. | Temperature<br>Mark | | | | 0°C to 70°C | • | • | • | • | | 12. | • | • | Blank | V53C466A Rev. 00 June 1990 | Description | Pkg. | Pin Count | |-------------|------|-----------| | Plastic DIP | Р | 18 | | PLCC | J | 18 | ### 18 Lead Plastic DIP PIN CONFIGURATION Top View ### 18 Lead PLCC Package PIN CONFIGURATION Top View ### Logic Symbol #### Absolute Maximum Ratings\* | Ambient Temperature | | |--------------------------------------------------------|-----------------| | Under Bias | 10°C to +80°C | | Storage Temperature (plastic) | -55°C to +125°C | | Voltage on any Pin Except V <sub>DD</sub> | | | Relative to V <sub>ss</sub> | 1.0 to +7.0 V | | Voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | 1.0 to +7.0 V | | Data Out Current | 50 mA | | Power Dissipation | 1.0 W | <sup>\*</sup>Note: Operation above Absolute Maximum Ratings can adversely affect device reliability. #### Capacitance\* $T_A = 25^{\circ}C$ , $V_{DD} = 5 V \pm 10\%$ , $V_{SS} = 0 V$ | Symbol | Parameter | Тур. | Max. | Unit | |------------------|------------------|------|------|------| | C <sub>IN1</sub> | Address | 3 | 4 | pF | | C <sub>IN2</sub> | RAS, CAS, WE, OE | 4 | 5 | pF | | C <sub>OUT</sub> | 1/0 | 4 | 6 | pF | <sup>\*</sup>Note: Capacitance is sampled and not 100% tested ## **Block Diagram** **DC and Operating Characteristics** $T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD} = 5 \text{ V} \pm 10^{\circ}\text{M}, \ V_{SS} = 0 \text{ V}, \ \text{unless otherwise specified}.$ | | | | V53C | 466A | V53C | 466AL | | | | |------------------|---------------------------------|----------------|------|-------------------|------|--------------------|------|-----------------------------------------------------|-------| | Symbol | Parameter | Access<br>Time | Min. | Max. | Min. | Max. | Unit | Test Conditions | Notes | | l <sub>LI</sub> | Input Leakage Current | | -10 | 10 | -10 | 10 | μА | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DD</sub> | | | | (any input pin) | | | | | | | | | | Lo | Output Leakage Current | | -10 | 10 | -10 | 10 | μА | $V_{SS} \leq V_{OUT} \leq V_{DD}$ | | | | (for High-Z State) | | | | | | | RAS, CAS at VIH | | | I <sub>DD1</sub> | V <sub>DD</sub> Supply Current, | 60 | | 80 | | 80 | | | | | | Operating | 70 | | 75 | | 75 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 1,2 | | | | 80 | | 70 | | 70 | | | | | | | 100 | | 65 | | 65 | | | | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current, | | | 3.5 | | 2.0 | mA | RAS, CAS at V <sub>IH</sub> | | | 552 | TTL Standby | | | | | | | other inputs ≥ V <sub>SS</sub> | | | I <sub>DD3</sub> | V <sub>DD</sub> Supply Current, | 60 | | 80 | | 80 | | | | | | RAS-Only Refresh | 70 | | 70 | | 70 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 2 | | | | 80 | | 60 | | 60 | | | | | | | 100 | | 50 | | 50 | 1 | | | | I <sub>DD4</sub> | V <sub>DD</sub> Supply Current, | 60 | | 50 | | 50 | | | | | | Static Column Mode | 70 | | 45 | | 45 | mA | Minimum Cycle | 1,2 | | | Operation | 80 | | 40 | | 40 | ] | <u> </u> | | | | | 100 | | 35 | | 35 | | | | | I <sub>DD5</sub> | V <sub>DD</sub> Supply Current, | | | 4 | | 2.5 | mA | RAS=V <sub>IH</sub> , CAS=V <sub>IL</sub> | 1 | | 000 | Standby, Output Enabled | | | | | | | other inputs ≥ V <sub>SS</sub> | | | I <sub>DD6</sub> | V <sub>DD</sub> Supply Current, | | | 3 | | 1.2 | mA | RAS ≥ V <sub>DD</sub> ,-0.2 V, | | | 550 | CMOS Standby | | | | | | | CAS at V <sub>IH</sub> , other | | | | | | | | | | | inputs ≥ V <sub>SS</sub> | | | V <sub>IL</sub> | Input Low Voltage | | -1 | 0.8 | -1 | 0.8 | ٧ | | 3 | | V <sub>IH</sub> | Input High Voltage | | 2.4 | V <sub>D</sub> +1 | 2.4 | V <sub>DD</sub> +1 | V | | 3 | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | | 0.4 | ٧ | I <sub>OL</sub> = 4.2 mA | | | V <sub>OH</sub> | Output High Voltage | | 2.4 | | 2.4 | † | V | I <sub>OH</sub> = -5 mA | | ## AC Characteristics $\rm T_A$ = 0°C to 70°C, V $_{DD}$ = 5 V $\pm 10\%,$ V $_{SS}$ = 0 V, unless otherwise noted AC Test conditions, input pulse levels 0 to 3 V | | | | | 60 | 60L | 70/ | 70L | 80/ | 80L | 10/ | 10L | | | |----|------------------------|---------------------|---------------------------------------------|------|------|------|------|------|------|------|------|------|---------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 1 | t <sub>RL1RH1</sub> | t <sub>RAS</sub> | RAS Pulse Width | 60 | 75K | 70 | 75K | 80 | 75K | 100 | 75K | ns | | | 2 | t <sub>RL2RL2</sub> | t <sub>RC</sub> | Read or Write Cycle Time | 115 | | 130 | | 145 | | 175 | | ns | | | 3 | t <sub>RH2RL2</sub> | t <sub>RP</sub> | RAS Precharge Time | 45 | | 50 | | 55 | | 65 | | ns | | | 4 | t <sub>RL1CH1</sub> | t <sub>CSH</sub> | CAS Hold Time | 60 | | 70 | | 80 | | 100 | | ns | | | 5 | t <sub>CL1CH1</sub> | t <sub>CAS</sub> | CAS Pulse Width | 20 | | 25 | | 30 | | 35 | | ns | | | 6 | t <sub>RL1CL1</sub> | t <sub>RCD</sub> | RAS to CAS Delay | 20 | 40 | 25 | 45 | 25 | 50 | 25 | 65 | ns | 4 | | 7 | t <sub>WH2CL2</sub> | t <sub>RCS</sub> | Read Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 8 | t <sub>AVRL2</sub> | t <sub>ASR</sub> | Row Address Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 9 | t <sub>RL1AX</sub> | t <sub>RAH</sub> | Row Address Hold Time | 10 | | 15 | | 15 | | 15 | | ns | | | 10 | t <sub>CH2QZ</sub> | t <sub>HZ</sub> | OE or CAS to High-Z Dout | 0 | 10 | 0 | 15 | 0 | 20 | 0 | 25 | ns | 5, 6 | | 11 | t <sub>CL2QX</sub> | t <sub>LZ</sub> | OE or CAS to Low-Z Dout | 0 | | 0 | | 0 | | 0 | | ns | 5, 6 | | 12 | t <sub>RL1QV</sub> | t <sub>RAC</sub> | Access Time from RAS | | 60 | | 70 | | 80 | | 100 | ns | 7,8,9 | | 13 | t <sub>CL1QV</sub> | t <sub>CAC</sub> | Access Time from CAS | | 20 | | 25 | | 30 | | 35 | ns | 9 | | 14 | t <sub>GL1QV</sub> | t <sub>OAC</sub> | Access Time from OE | | 15 | | 15 | | 20 | | 25 | ns | 9 | | 15 | t <sub>AVQV</sub> | t <sub>CAA</sub> | Access Time from Column<br>Address | | 30 | | 35 | | 40 | | 45 | ns | 9,10,16 | | 16 | t <sub>CL1RH1(R)</sub> | t <sub>RSH(R)</sub> | RAS Hold Time (Read Cycle) | 20 | | 25 | | 30 | | 35 | | ns | | | 17 | t <sub>WH2CL2</sub> | t <sub>RCS</sub> | Read Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 18 | t <sub>AVRH1</sub> | t <sub>CAR</sub> | Column Address to RAS<br>Setup Time | 30 | | 35 | | 40 | | 45 | | ns | | | 19 | <sup>†</sup> RL1AX | t <sub>ARR</sub> | Column Address Hold Time from RAS (Read) | 60 | | 70 | | 80 | | 100 | | ns | | | 20 | <sup>t</sup> CH2WX | t <sub>RCH</sub> | Read Command Hold Time<br>Referenced to CAS | 5 | | 5 | | 5 | | 5 | | ns | 11 | # AC Characteristics (Cont'd.) | | | | | 60 | 60L | 70/ | 70L | 80/ | 80L | 10. | 10L | Unit | Notes | |----|------------------------|---------------------|-----------------------------------------------|------|------|------|------|------|------|------|------|------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 21 | t <sub>RH2WX</sub> | t <sub>RRH</sub> | Read Command Hold Time<br>Referenced to RAS | 5 | | 5 | | 5 | | 5 | | ns | 11 | | 22 | t <sub>RH2AX</sub> | <sup>t</sup> ARH | Column Address Hold Time from RAS | 5 | | 5 | | 5 | | 5 | | ns | | | 23 | t <sub>RL1AV</sub> | t <sub>RAD</sub> | RAS to Column Address<br>Delay Time | 15 | 30 | 20 | 35 | 20 | 40 | 20 | 55 | ns | 12 | | 24 | t <sub>AXQX</sub> | <sup>t</sup> OHA | Output Hold Time from<br>Address Change | 0 | | 0 | | 0 | | 0 | | ns | | | 25 | <sup>t</sup> GH2QX | t <sub>OH</sub> | Data Hold Time from<br>OE from CAS | 0 | | 0 | | 0 | | 0 | | ns | | | 26 | t <sub>CL1RH1(W)</sub> | t <sub>RSH(W)</sub> | RAS Hold Time (Write) | 20 | | 25 | | 30 | | 35 | | ns | | | 27 | t <sub>RL1WL1</sub> | twor | RAS to Write Command<br>Lead Time | | 35 | | 40 | | 45 | | 60 | ns | | | 28 | t <sub>WL1RH1</sub> | <sup>t</sup> RWL | Write Command to RAS<br>Lead Time | 20 | | 25 | | 30 | | 35 | | ns | | | 29 | t <sub>WL1CH1</sub> | t <sub>CWL</sub> | Write Command to CAS Lead Time | 20 | | 25 | | 30 | | 35 | | ns | | | 30 | t <sub>WL1WH1</sub> | t <sub>WP</sub> | Write Pulse Width | 10 | | 15 | | 15 | | 20 | | ns | | | 31 | <sup>t</sup> wH2WL2 | <sup>t</sup> wcp | Write Command<br>Precharge Time | 10 | | 15 | | 15 | | 20 | | ns | | | 32 | t <sub>WL1CL2</sub> | twcs | Write Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 13,14 | | 33 | t <sub>CL1WH1</sub> | t <sub>wch</sub> | Write Command Hold Time | 25 | | 15 | | 15 | | 20 | | ns | | | 34 | t <sub>RL1WH1</sub> | t <sub>WCR</sub> | Write Command Hold Time from RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 35 | t <sub>AVWL2</sub> | taws | Column Address to Write<br>Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 36 | t <sub>WL1AX</sub> | tawn | Column Address to Write<br>Command Hold Time | 10 | | 15 | | 15 | | 20 | | ns | | | 37 | t <sub>RL1AX</sub> | tARW | Column Address Hold Time from RAS (Write) | 50 | | 55 | | 60 | | 70 | | ns | | # AC Characteristics (Cont'd.) | | | | | 60/ | 60L | 70/ | 70L | 80/8 | 80L | 10/ | 10L | Unit | Notes | |----|------------------------------|------------------|-----------------------------------------------|------|------|------|------|------|------|------|------|------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 38 | t <sub>DVWL2</sub> | t <sub>DS</sub> | Data In Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 15 | | 39 | t <sub>WL1DX</sub> | t <sub>DH</sub> | Data In Hold Time | . 10 | | 15 | | 15 | | 20 | | ns | 15 | | 40 | <sup>t</sup> GH2WH1 | tows | OE Setup Time from<br>End of Write | 10 | | 15 | | 20 | | 25 | | ns | | | 41 | t <sub>CH1GL2</sub> | t <sub>COH</sub> | OE Hold Time from CAS | 10 | | 15 | | 20 | | 25 | | ns | | | 42 | t <sub>RL2RL2</sub><br>(RMW) | t <sub>RWC</sub> | Read/Modify/Write Cycle Time | 160 | | 185 | | 210 | | 250 | | ns | | | 43 | t <sub>RL1RH1</sub><br>(RMW) | t <sub>RRW</sub> | RMW Cycle RAS Pulse<br>Width | 105 | | 125 | | 145 | | 175 | | ns | | | 44 | t <sub>CL1CH1</sub><br>(RMW) | tCRW | RMW Cycle CAS Pulse<br>Width | 65 | | 80 | | 95 | | 110 | | ns | | | 45 | <sup>t</sup> RL1AX<br>(RMW) | t <sub>AR</sub> | Column Address Hold Time from RAS (RMW Cycle) | 100 | | 120 | | 135 | | 165 | | ns | | | 46 | t <sub>RL1WL2</sub> | t <sub>RWD</sub> | RAS to WE Delay | 80 | | 95 | | 110 | | 135 | | пѕ | 13 | | 47 | t <sub>AVWL2</sub> | t <sub>AWD</sub> | Column Address to WE<br>Delay | 50 | | 60 | | 70 | | 80 | | ns | 13 | | 48 | t <sub>CL1WL2</sub> | t <sub>CWD</sub> | CAS to WE Delay | 40 | | 50 | | 60 | | 70 | | ns | 13 | | 49 | t <sub>GH2WL2</sub> | town | OE to WE Delay | 15 | | 20 | | 25 | | 30 | | ns | | | 50 | <sup>t</sup> WL2WL2 | t <sub>swc</sub> | Static Column Mode<br>Write Cycle Time | 40 | | 45 | | 50 | | 55 | | ns | | | 51 | twH2QV | t <sub>WPA</sub> | Write Precharge<br>Access Time | | 20 | | 20 | | 25 | | 30 | ns | 9,16 | | 52 | t <sub>WL1QV</sub> | t <sub>WRA</sub> | Write-Read Access Time | | 75 | | 85 | | 95 | | 105 | ns | 9,16 | | 53 | t <sub>WL1GL2</sub> | twoH | Write to OE Hold Time | 15 | | 20 | | 20 | | 25 | | ns | | | 54 | t <sub>RL1WL2</sub> | t <sub>SWH</sub> | Delay from RAS to Second<br>Write Command | 60 | | 70 | | 80 | | 100 | | ns | | | 55 | t <sub>RL1DX</sub> | t <sub>DHR</sub> | Data In Hold Time<br>Referenced to RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 56 | t <sub>AVAV(R)</sub> | tsrc | Static Column Mode<br>Read Cycle | 40 | | 45 | | 50 | | 55 | | ns | | # AC Characteristics (Cont'd.) | | | | | 60. | /60L | 70/ | 70L | 80/4 | BOL | 10/ | 10L | Unit | Notes | |----|----------------------|------------------|----------------------------------------------|------|------|------|------|------|------|------|------|-------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Oilit | Notes | | 57 | <sup>1</sup> CH2WH1 | <sup>t</sup> whc | Write Command Hold Time<br>Referenced to CAS | 0 | | 0 | | 0 | | 0 | | ns | 13 | | 58 | t <sub>CH2RL2</sub> | t <sub>CRP</sub> | CAS to RAS Precharge Time | 10 | | 15 | | 15 | | 15 | | ns | | | 59 | t <sub>OEL1RH1</sub> | <sup>t</sup> ROH | RAS Hold Time<br>Referenced to OE | 15 | | 15 | | 20 | į | 25 | | ns | | | 60 | t <sub>RL1CH1</sub> | t <sub>CHR</sub> | CAS Hold Time CAS-Before-RAS Cycle | 15 | | 20 | | 25 | | 30 | | ns | | | 61 | t <sub>RH2CL2</sub> | t <sub>RPC</sub> | RAS to CAS Precharge Time | 0 | | 0 | | 0 | | 0 | | ns | | | 62 | t <sub>CL1RL1</sub> | t <sub>CSR</sub> | CAS Setup Time CAS-Before-RAS Cycle | 10 | | 10 | | 10 | | 10 | | ns | | | 63 | t <sub>CH2CL2</sub> | t <sub>CP</sub> | CAS Precharge Time | 10 | | 15 | | 15 | | 20 | | ns | | | | t <sub>T</sub> | t <sub>T</sub> | Transition Time<br>(Rise and Fall Time) | 3 | 50 | 3 | 50 | 3 | 50 | 3 | 50 | ns | 17 | | | | t <sub>RI</sub> | Refresh Interval<br>(256 Cycles) | | 4 | | 4 | | 4 | | 4 | ms | 18 | #### Notes - I<sub>DD</sub> is dependent on output loading when the device output is selected. Specified I<sub>DD</sub> (max.) is measured with the output open. - I<sub>DD</sub> is dependent upon the number of address transitions. Specified I<sub>DD</sub> (max.) is measured with a maximum of two transitions per address cycle in Static Column Mode. - Specified V<sub>IL</sub> (min.) is steady state operating. During transitions, V<sub>IL</sub> (min.) may undershoot to −1.0 V for periods not to exceed 20 ns. All AC parameters are measured with V<sub>IL</sub> (min.) ≥ V<sub>SS</sub> and V<sub>IH</sub> (max.) ≤ V<sub>DD</sub>. - 4. t<sub>RCD</sub> (max.) is specified for reference only. Operation within t<sub>RCD</sub> (max.) and t<sub>RAD</sub> (max.) limits ensure that t<sub>RAC</sub> (max.) and t<sub>CAA</sub> (max.) can be met. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.), the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 5. Assumes three state test load of 5 pF and a 380 Ohm Thevenin equivalent. - At any given temperature and voltage combination, coincident deselection/selection is permissible for "wire ORed" devices. - Assumes that t<sub>RAD</sub> ≤ t<sub>RAD</sub> (max.). If t<sub>RAD</sub> is greater than t<sub>RAD</sub> (max.), t<sub>RAC</sub> will increase by the amount that t<sub>RAD</sub> exceeds t<sub>RAD</sub> (max.). - Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max.). If t<sub>RCD</sub> is greater than t<sub>RCD</sub> (max.), t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds t<sub>RCD</sub> (max.). - 9. Measured with a load equivalent to two TTL loads and 100 pF. - 10. Assumes that $t_{RAD} \ge t_{RAD}$ (max.). - 11. Either t<sub>BBH</sub> or t<sub>BCH</sub> must be satisfied for a Read Cycle to occur. - 12. Operation within the t<sub>RAD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 13. $t_{WCS}$ , $t_{WHC}$ , $t_{RWD}$ , $t_{AWD}$ and $t_{CWD}$ are not restrictive operating parameters. - 14. twcs (min.) must be satisfied in an Early Write Cycle. - 15. $t_{DS}$ and $t_{DH}$ are referenced to the latter occurrence of $\overline{CAS}$ or $\overline{WE}$ . - Access time is determined by the longest of t<sub>CAA</sub>, t<sub>WPA</sub> and t<sub>WBA</sub>. - 17. $t_T$ is measured between $V_{IH}$ (min.) and $V_{IL}$ (max.). AC measurements assume $t_T = 5$ ns. - 18. An initial 200 µs pause and 8 RAS-containing cycles are required when exiting an extended period of bias without clocks. An extended period of time without clocks is defined as one that exceeds the specified Refresh Interval. ## Waveforms of Read Cycle # Waveforms of Write Cycle (CAS-Controlled) # Waveforms of Write Cycle (WE-Controlled) # Waveforms of Read-Modify-Write Cycle # Waveforms of Static Column Mode Read Cycle # Waveforms of Static Column Mode Write Cycle (CAS-Controlled) # Waveforms of Static Column Mode Write Cycle (WE-Controlled) # Waveforms of Static Column Mode Read-Write-Read Cycle (CAS-Controlled) # Waveforms of Static Column Mode Read-Write-Read Cycle (WE-Controlled) # Waveforms of RAS-Only Refresh Cycle ### Waveforms of Hidden Refresh Cycle (Read) # Waveforms of Hidden Refresh Cycle (Write) # Waveforms of CAS-before-RAS Refresh Cycle # Waveforms of CAS-before-RAS Refresh Counter Test Cycle #### Functional Description The V53C466A is a CMOS dynamic RAM optimized for high bandwidth and low power applications. It is functionally similar to other dynamic RAMs. The V53C466A can either read or write four bits of data at a time by multi-plexing a 16-bit address into an 8-bit row and an 8-bit column address. The row address is latched by the Row Address Strobe (RAS). The column address. however, is only latched during a Write cycle by either Column Address Strobe (CAS) or Write Enable (WE), whichever occurs last. During a Read cycle, the column address is not latched and continuously "flows through" the internal input latches. Access time is primarily dependent on a valid column address. CAS acts as an output enable signal in the access path. #### Memory Cycle A memory cycle is initiated by bringing $\overline{RAS}$ low. To ensure proper device operation and data integrity, a memory cycle must not be ended or aborted before fulfilling the minimum $t_{RAS}$ timing specification. Also, a new cycle must not be initiated until the minimum precharge time, $t_{RP}$ / $t_{CP}$ has elapsed. #### Read Cycle A Read cycle is performed by holding the Write Enable ( $\overline{WE}$ ) signal high during a $\overline{RAS/CAS}$ operation. The column address is not latched and must be held valid until D<sub>OUT</sub> becomes valid. I/O is controlled by the Output Enable ( $\overline{OE}$ ) and $\overline{CAS}$ . This relationship is discussed in the I/O Operation paragraph. #### Write Cycle A Write cycle is performed by taking WE and CAS low during a RAS-initiated Cycle. The column address is latched by the later of either WE or CAS going low. The input data must be valid at or before the falling edge of WE or CAS, whichever occurs last. Consequently, the cycle can be WE-controlled or CAS-controlled. In a CAS controlled Write cycle where the leading edge of WE occurs prior to or coincident with CAS low transition, the I/O pin will be in the High-Z state at the beginning of the Write cycle. Terminating the Write cycle with CAS going high will maintain the I/O pins in the High-Z state. Terminating the Write cycle with $\overline{WE}$ going high allows the output to go active and starts a Read (Read after Write). If an input cycle is desired immediately after terminating a Write with $\overline{WE}$ going high, $\overline{OE}$ may be brought high to prevent the outputs from being in the active state and to allow inputs on the I/O lines. The V53C466A incorporates a self-timed write feature that simplifies the system interface and optimizes data bandwidth. After the Write has been initiated, the V53C466A internally completes the write action and unlatches the address and data latches to be ready for the next input/output cycle. This eliminates the need for long address and data hold times during Write operations and allows a subsequent column address to be applied earlier. The write pulse width, write precharge and hold time are minimized, providing maximum flexibility in system design. #### Refresh Cycle To retain data, 256 Refresh Cycles are required in each 4 ms period. Refresh can be performed in two ways: - By selecting each of the 256 row addresses determined by A0 through A7 at least once every 4 ms. Any Read, Write, Read-Modify-Write or refresh cycle refreshes the addressed row. - Using a CAS-before-RAS Refresh Cycle. If CAS is low during the falling edge of RAS, CAS-before-RAS refresh is activated. The V53C466A will use the output of an internal eight bit counter as the source of row addresses and ignore external address inputs. CAS-before-RAS is a refresh mode only, and no data access or device selection is allowed. Therefore, the state of D<sub>OLIT</sub> will remain at High-Z. A CAS-before-RAS counter test mode is provided to ensure reliable operation of the internal refresh counter. The user can use the counter test mode to execute 256 consecutive Write cycles and then verify the written data by applying 256 consecutive Read cycles. In this mode, the V54C466A ignores external row/column addresses and takes the output from the internal counter instead. #### Data Retention Mode The V53C466A offers a CMOS standby mode that is entered by causing the $\overline{\rm RAS}$ clock to swing between a valid V $_{\rm IL}$ and an "extra high" V $_{\rm IH}$ within 0.2 V of V $_{\rm DD}$ . While the $\overline{\rm RAS}$ clock is at the "extra high" level, the power consumption is reduced to the low CMOS standby level (I $_{\rm DD6}$ ). Overall I $_{\rm DD}$ consumption when operating in this mode can be calculated as follows: $$I = \frac{(t_{RC}) \times (l_{DD1}) + (t_{RX} - t_{RC}) \times (l_{DD6})}{t_{RX}}$$ Where $t_{RC}$ = Refresh Cycle Time $t_{px}$ = Refresh Interval / 256 #### Static Column Mode Operation Static Column Mode operation permits all 256 columns within a selected row of the device to be randomly accessed at a high data rate. Read, Write and Read-Write-Read cycles can be performed during Static Column operation. The row address is internally retained by maintaining RAS active. Following the entry cycle into Static Column mode, data are accessed by simply changing the column address. Because the column address buffer acts as transparent or flow-through latches, access begins from a valid column address. Thus, the V53C466A behaves like a Static RAM for multiple column accesses within an active row that has been accessed by RAS. Static Column mode allows mixed Read and Write cycles. Static Column Mode provides a sustained data rate of over 24 MHz (x 4 bits) for applications that require high bandwidth. The following equation can be used to calculate the data rate achievable: Data Rate = $$\frac{256}{t_{RC} + 255 \times t_{SRC}/t_{SWC}}$$ ### I/O Operation The V53C466A Input/Output is controlled by OE, CAS, WE and RAS. A RAS low transition enables data to transfer into and from a selected row address. A RAS high transition disables data transfer and latches the output data if the output is enabled. After a memory cycle is initiated with a RAS low transition, a CAS low transition or CAS low level enables the internal I/O path. A CAS high transition or a CAS high level disables the I/O path and the output driver if it is enabled. A $\overline{CAS}$ low transition while $\overline{RAS}$ is high has no effect on the I/O data path or on the output drivers. An $\overline{OE}$ low transition or an $\overline{OE}$ low level enables the output drivers when the I/O data path is enabled. An $\overline{OE}$ high transition or an $\overline{OE}$ high level disables the output driver but does not affect the data stored in output latches. If a $\overline{WE}$ low transition occurs after the $\overline{CAS}$ low transition such that the output driver is enabled prior to the $\overline{WE}$ low transition, it is necessary to use $\overline{OE}$ to disable the output drivers prior to the $\overline{WE}$ low transition to allow Data In Setup Time ( $t_{DS}$ ). #### Power-On After application of the $V_{\rm DD}$ supply, an initial pause of 200 $\mu s$ is required followed by a minimum of 8 initialization cycles (any combination of cycles containing a RAS clock). Eight initialization cycles are required after extended periods exceeding the Refresh Interval of bias without clocks. During Power-On, the $\rm V_{DD}$ current requirement of the V53C466A is dependent on the input levels of RAS and CAS. If RAS is low during Power-On, the device will go into an active state and $\rm I_{DD}$ will exhibit current transients. It is recommended that RAS and CAS track with $\rm V_{DD}$ or be held at a valid $\rm V_{IH}$ during Power- On to avoid current surges. Table 1. Vitelic V53C466A Data Output Operation for Various Cycle Types | Operation for Faire | | |-------------------------------------------------|--------------------------------------| | Cycle Type | D <sub>OUT</sub> State | | Read Cycles | Data from Addressed<br>Memory Cell | | CAS-Controlled Write<br>Cycle (Early Write) | High-Z | | WE-Controlled Write<br>Cycle (Late Write) | Active, not valid | | Read-Modify-Write<br>Cycles | Data from Addressed<br>Memory Cell | | Static Column Mode Read<br>Cycle | Data from Addressed<br>Memory Cell | | Static Column Mode Write<br>Cycle (Early Write) | High-Z | | Static Column Mode Read-<br>Modify-Write Cycle | Data from Addressed<br>Memory Cell | | RAS-only Refresh | High-Z | | CAS-before-RAS<br>Refresh Cycle | Data remains as in<br>previous cycle | | CAS-only Cycles | High-Z | | | |