# SC2595 Integrated Linear DDR Termination Regulator #### POWER MANAGEMENT #### Description The SC2595 is an integrated linear DDR termination device, which provides a complete solution for DDR termination designs; while meeting the JEDEC requirements of SSTL-2 specifications for DDR-SDRAM termination. The SC2595 can source and sink 1.5A current at the output $V_{\tau\tau}$ while maintaining excellent load regulation. $V_{TT}$ is designed to track the $V_{REF}$ voltage with a tight tolerance over the entire current range while preventing shoot through on the output stage. A $V_{\text{SENSE}}$ pin is incorporated to provide excellent load regulation, along with a buffered reference voltage. The SC2595 incorporates a disable function built into the $AV_{cc}$ pin to tri-state the output during Suspend To Ram (STR) states. #### **Features** - Regulates while sourcing or sinking 1.5A - ◆ AV<sub>cc</sub> range is from 2.5V to 5V - Reference output - Minimum number of external components - ◆ Accurate internal voltage divider - SOIC-8L EDP package. Also available in Lead-free package, fully WEEE and RoHS compliant ## **Applications** - DDR memory termination - High speed data line termination - ◆ PC motherboards - Graphics boards - Disk drives - CD-ROM drives #### (Multiple patents pending.) # Typical Application Circuit # Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. | Parameter | Symbol | Maximum | Units | |----------------------------------------------------|-----------------------|--------------|-------| | PVCC, AVCC, VDDQ to GND | V <sub>cc</sub> | -0.3 to +6.0 | V | | Thermal Resistance Junction to Case SOIC-8L EDP | $\theta_{JC}$ | 5.5 | °C/W | | Thermal Resistance Junction to Ambient SOIC-8L EDP | $\theta_{ exttt{JA}}$ | 36.5 | °C/W | | Operating Temperature Range | T <sub>A</sub> | -40 to +105 | °C | | Operating Junction Temperature Range | T, | -40 to +150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Peak IR Reflow Temperature 10 - 40s | T <sub>LEAD</sub> | 240 | °C | | Peak IR Reflow Temperature 10 - 40s | T <sub>LEAD</sub> | 260 | °C | | ESD Rating (Human Body Model) | ESD | 2 | KV | # Operating Range | Parameter | Symbol | Maximum | Units | |----------------------------|------------------|-------------------------|-------| | Junction Temperature Range | T, | -40 to +150 | °C | | AVCC to GND | AV <sub>cc</sub> | 2.3 to 5.5 | V | | PVCC to GND | PV <sub>cc</sub> | 2.3 to AV <sub>cc</sub> | V | # Electrical Characteristics Specifications with standard typeface are for $T_{_J}$ = 25°C and limits in boldface type apply over the full Operating Temperature Range ( $T_{_J}$ = -40°C to +150°C). Unless otherwise specified, $AV_{_{CC}}$ = $PV_{_{CC}}$ = 2.5V, $V_{_{DDQ}}$ = 2.5V. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |---------------------------|---------------------|------------------------------------------------------------------|------------------|--------------|------------------|-------| | Reference Voltage | V <sub>REF</sub> | $I_{REF\_OUT} = OmA$ | VDDQ/2<br>- 40mV | 1.25 | VDDQ/2<br>+ 40mV | V | | Load Regulation (1) | REG <sub>LOAD</sub> | I <sub>LOAD</sub> : 0 to +1.5A<br>I <sub>LOAD</sub> : 0 to -1.5A | | -0.5<br>+0.5 | | % | | VTT Output Voltage Offset | VOS <sub>VTT</sub> | $I_{OUT} = OA, V_{TT} - V_{REF}$ | -20 | 0 | +20 | mV | | Quiescent Current | I <sub>Q</sub> | I <sub>LOAD</sub> = OA | | 400 | | μΑ | | AVCC Enable Threshold | | | | 2.1 | | V | | VDDQ Input Impedance | Z <sub>VDDQ</sub> | | | 100 | | kΩ | #### Note: (1) For Load Regulation, use a 10ms current pulse width when measuring $V_{\pi}$ . # Pin Configuration # Ordering Information | Part Number | Package | Temp. Range (T <sub>A</sub> ) | | |------------------------------|------------------|-------------------------------|--| | SC2595STRT <sup>(1)(2)</sup> | SOIC-8L EDP | -40 to +105°C | | | SC2595EVB | Evaluation Board | | | #### Notes: - (1) Only available in tape and reel packaging. A reel contains 2500 devices for SOIC-8L package. - (2) Lead free package. Device is fully WEEE and RoHS compliant. # Pin Descriptions | SOIC-8L EDP<br>Pin # | Pin Name | Pin Function | |----------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC | No internal connection. (1) | | 2 | GND | Ground. | | 3 | VSENSE | $V_{\text{SENSE}}$ is a feedback pin. $V_{\text{TT}}$ plane is always a narrow and long strip plane in most motherboard applications. This long strip plane will cause a large trace inductance and trace resistance. Consider the load transient condition; a fast load current going through $V_{\text{TT}}$ strip plane can create voltage spikes on the $V_{\text{TT}}$ plane. The load current can also cause a DC voltage drop on the $V_{\text{TT}}$ plane. It is recommended that $V_{\text{SENSE}}$ should be connected to the center of $V_{\text{TT}}$ plane to improve the load regulation and the noise immunity. In case that one can't connect the $V_{\text{SENSE}}$ pin to the center of the $V_{\text{TT}}$ plane, one should connect it to the SC2595 $V_{\text{TT}}$ pin directly. A longer trace of $V_{\text{SENSE}}$ may pick up noise and cause the error of load regulation; hence the longer trace must be avoided. A 10nF to 100nF ceramic capacitor close to the $V_{\text{SENSE}}$ pin is required to avoid oscillation during transient condition. | | 4 | VREF | $V_{\text{REF}}$ is an output pin, which provides the buffered output of the internal reference voltage. System designer can use the $V_{\text{REF}}$ output voltage for Northbridge chipset and memory. Because these input pins are typically high impedance, there should be a small amount of current drawn from the $V_{\text{REF}}$ pin [figure 9, 10]. To improve the noise immunity, a ceramic capacitor (10nF - 100nF) should be added from the $V_{\text{REF}}$ pin to ground with short distance. | | 5 | VDDQ <sup>(2)</sup> | The $V_{DDQ}$ pin is an input for creating internal reference voltage to regulate $V_{TT}$ . The $V_{DDQ}$ voltage is connected to internal 100Kohm resistor divider. The central tap of resistor divider ( $V_{DDQ}/2$ ) is connected to the internal voltage buffer, which output is connected to $V_{REF}$ pin and the non-inverting input of the error amplifier as the reference voltage. With the feedback loop closed, the $V_{TT}$ output voltage will always track the $V_{DDQ}/2$ precisely. It is recommended to use 5.1 ohm + a 1uF ceramic capacitor for $V_{DDQ}$ pin's filter to increase the noise immunity. | | 6 | AVCC (2) | The AV $_{\rm CC}$ pin is used to supply all of the internal control circuitry. AV $_{\rm CC}$ voltage has to be greater than its UVLO threshold voltage (2.1V typical) to allow the SC2595 be in normal operation. If AV $_{\rm CC}$ voltage is lower than the UVLO threshold voltage, the V $_{\rm TT}$ output voltage will remain at OV. | | 7 | PVCC (2) | The PV $_{cc}$ pin provides the rail voltage from where the V $_{\tau\tau}$ pin draws load current. There is a limitation between AV $_{cc}$ and PV $_{cc}$ . The PV $_{cc}$ voltage must be less or equal to AV $_{cc}$ voltage to ensure the correct output voltage regulation. The V $_{\tau\tau}$ source current capability is dependent on PV $_{cc}$ voltage. Higher the voltage on PV $_{cc}$ , higher the source current; however, it will cause more power loss and higher temperature rise [figure 5, 11, 12]. | | 8 | VTT | The $V_{TT}$ pin is the output of SC2595. It can sink and source 1.5A continuous current and 3A peak current while keeping excellent load regulation. It is recommended that one should use at least 220uF low ESR capacitors (ESR should be lower than 250m ohm) and 10uF ceramic capacitors, which are uniformly spread on the $V_{TT}$ strip plane to reduce the voltage spike under load transient condition. | | | Thermal<br>Pad | Thermal pad should be connected to GND. | #### Notes: - (1) Can be used for vias. - (2) Power up of $\mathrm{AV}_{\mathrm{CC}}\text{, }\mathrm{PV}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{DDQ}}$ supplies. - (a) The preferred mode of operation is when the $AV_{CC}$ , $PV_{CC}$ and $V_{DDQ}$ pins are tied together to a single supply. (b) If and when $AV_{CC}$ , $PV_{CC}$ pins are tied to a supply separate to that of the $V_{DDQ}$ supply pin; then the $V_{DDQ}$ supply should - lead $AV_{cc}$ , $PV_{cc}$ supply or the $V_{DDQ}$ supply and the $AV_{cc}$ , $PV_{cc}$ supply should rise simultaneously. (c) If the $AV_{cc}$ , $PV_{cc}$ and $V_{DDQ}$ supply pins are connected in a way such that, $AV_{cc}$ , $PV_{cc}$ supplies precedes $V_{DDQ}$ supply; then $V_{TT}$ output precedes $V_{DDQ}$ . This can cause the SDRAM device to latch-up, which may cause permanent damage to the SDRAM. ## **Block Diagram** #### **Application Information** #### Overview Double Data Rate (DDR) SDRAM was defined by JEDEC 1997. Its clock speed is the same as previous SDRAM but data transfers speed is twice than previous SDRAM. By now, the requirement voltage range is changed from 3.3V to 2.5V; the power dissipation is smaller than SDRAM. For above reasons, it is very popular and widely used in M/B, N/B, Video-cards, CD ROM drives, Disk drives. Regarding the DDR power management solution, there are two topologies can be selected for system designers. One is switching mode regulator that has bigger sink/ source current capability, but the cost is higher and the board space needed is bigger. Another solution is linear mode regulator, which costs less, and needs the less board space. For two DIMM motherboards, system designers usually choose the linear mode for DDR power management solution. #### Typical Application Circuits & Waveforms Two different application circuits are shown below in Figure 1 to Figure 2. Each circuit is designed for specific condition. More details are described below. See Note 1. Below for recommended power up sequencing. #### Application\_1: Standard SSTL-2 Application The $AV_{CC}$ pins, the $PV_{CC}$ pin, and the $V_{DDQ}$ pin can be tied together for SSTL-2 application. It only needs a 2.5V power rail for normal operation. System designer can save the PCB space and reduce the cost. Please refer to figures 3 to 4 for test waveforms. Figure 1: Standard SSTL-2 application # Application\_2: Lower Power Loss Configuration for SSTL-2 If power loss is a major concern, separated the PV $_{\rm CC}$ form the AV $_{\rm CC}$ and the V $_{\rm DDQ}$ will be a good choice. The PV $_{\rm CC}$ can operate at lower voltage (1.8V to 2.5V). If 2.5V voltage is applied on AV $_{\rm CC}$ and the V $_{\rm DDQ}$ , but the source current is lower due to the lower operating voltage applied on the PV $_{\rm CC}$ . Please find the relative test result in Figures 5, 11 and 12. Figure 2: Lower power loss for SSTL-2 application #### Notes: - (1) Power up of $AV_{CC}$ , $PV_{CC}$ and $V_{DDO}$ supplies. - (a) The preferred mode of operation is when the $AV_{cc}$ , $PV_{cc}$ and $V_{DDQ}$ pins are tied together to a single supply. - (b) If and when $AV_{cc}$ , $PV_{cc}$ pins are tied to a supply separate to that of the $V_{DDQ}$ supply pin; then the $V_{DDQ}$ supply should lead $AV_{cc}$ , $PV_{cc}$ supply or the $V_{DDQ}$ supply and the $AV_{cc}$ , $PV_{cc}$ supply should rise simultaneously. - (c) If the $AV_{CC}$ , $PV_{CC}$ and $V_{DDQ}$ supply pins are connected in a way such that, $AV_{CC}$ , $PV_{CC}$ supplies precedes $V_{DDQ}$ supply; then $V_{TT}$ output precedes $V_{DDQ}$ . This can cause the SDRAM device to latchup, which may cause permanent damage to the SDRAM. ## Application Information (Cont.) #### Layout guidelines 1)The SC2595 has a power SO-8 package. It can improve the thermal impedance $(\theta_{\text{Jc}})$ significantly. A suitable thermal pad should be added when PCB layout. Some thermal vias are required to connect the thermal pad to the PCB ground layer. This will improve the thermal performance . 2)To increase the noise immunity, a ceramic capacitor of 10nf to 100nf is required to decouple the $V_{\rm REF}$ pin with the shortest connection trace, also A 10nF to 100nF ceramic capacitor close to the $V_{\rm SENSE}$ pin is required to avoid oscillation during transient condition. 3)To reduce the noise on the input power rail for standard SSTL-2 application, a $68\mu F$ low ESR capacitor and a $1\mu F$ ceramic capacitor have to be used on the input power rail with shortest possible connection. 4)For lower power loss SSTL-2 application, a 220 $\mu$ F AL. capacitor (ESR should be lower than 250m ohm) and a 10 $\mu$ F ceramic has to be added on the PV<sub>cc</sub> pin and a 1 $\mu$ F ceramic capacitor +5.1 ohm filter has to be added on the V<sub>DDO</sub> pin with shortest possible connection. 5) $V_{TT}$ output copper plane should be as large as possible. $6)V_{\text{SENSE}}$ trace should be as short as possible. #### Test Waveforms 2.4880 \ 2.4899 V **VDDQ AVcc PVcc** 5 ms 1.2414 \ 5 ms **VTT VREF** 5 ms 2 mV DC X 7.2073 ms 1/st 138.75 Hz 2 mV DC X 3 .5 V DC X 5 MS/s 1 DC 1.2500 V 4 2 mV DC X ☐ STOPPED Test condition: Avcc=PVcc=VDDQ=2.5V,VTT=1.25V Cout1=220uF, Cout2=10uF, Sink 2A. 30-Apr-04 11:55:23 5 ms LeCroy Figure 3 Figure 4 # Typical Characteristics Figure 5 Figure 6 # Typical Characteristics (Cont.) Figure 7 Figure 9 Figure 10 # Typical Characteristics (Cont.) Figure 11 Figure 13 Figure 12 # Outline Drawing - Power SOIC-8L # Land Pattern - Power SOIC-8L #### SOLDER MASK | DIMENSIONS | | | | | |------------|---------------------|--------|--|--| | DIM | I INCHES MILLIMETER | | | | | С | (.205) | (5.20) | | | | D | .098 | 2.49 | | | | E | .201 | 5.10 | | | | F | .096 | 2.44 | | | | G | .118 | 3.00 | | | | Р | .050 | 1.27 | | | | X | .024 | 0.60 | | | | Υ | .087 | 2.20 | | | | Z | .291 | 7.40 | | | #### NOTES: - THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. - REFERENCE IPC-SM-782A, RLP NO. 300A. - THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE. ## Contact Information for Semtech International AG | Taiwan Branch | Tel: 886-2-2748-3380<br>Fax: 886-2-2748-3390 | Semtech Switzerland GmbH<br>Japan Branch | Tel: 81-3-6408-0950<br>Fax: 81-3-6408-0951 | |------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------|----------------------------------------------------| | Korea Branch | Tel: 82-2-527-4377<br>Fax: 82-2-527-4376 | Semtech Limited (U.K.) | Tel: 44-1794-527-600<br>Fax: 44-1794-527-601 | | Shanghai Office | Tel: 86-21-6391-0830<br>Fax: 86-21-6391-0831 | Semtech France SARL | Tel: 33-(0)169-28-22-00<br>Fax: 33-(0)169-28-12-98 | | Semtech International AG is a wholly-owned subsidiary of Semtech Corporation, which has its headquarters in the U.S.A. | | Semtech Germany GmbH | Tel: 49-(0)8161-140-123<br>Fax: 49-(0)8161-140-124 |