# TR5270<sup>™</sup> LEDs CxxxTR5270-Sxx00 (175-µm) CxxxTR5270-Sxx00-3 (250-µm) Data Sheet Cree's TR5270 LEDs are the next generation of solid-state LED emitters that combine highly efficient InGaN materials with Cree's proprietary device technology and silicon-carbide substrates to deliver superior value for the TV-backlighting and general-illumination markets. The TR5270 LEDs are among the brightest in the top-view market while delivering a low forward voltage, resulting in a very bright and highly efficient solution. The TR5270 is available in two chip thicknesses: $175 \mu m$ and $250 \mu m$ . The $250 \mu m$ -thick version offers 5% improvement brightness over the $175 \mu m$ version due the increased bevel area. The design is optimally suited for industry-standard top-view packages. ## **FEATURES** - Rectangular LED RF Performance - 450 nm 200 mW min - 460 nm 180 mW min - Adhesive Die Attach - Low Forward Voltage 3.2 V Typical at 120 mA - Maximum DC Forward Current 250 mA - Class 2 ESD Rating - InGaN Junction on Thermally Conductive SiC Substrate ### **APPLICATIONS** - Large LCD Backlighting - Television - General Illumination - Medium LCD Backlighting - Portable PCs - Monitors - LED Video Displays - White LEDs ## CxxxTR5270-Sxx00 (175-µm) Chip Diagram ## CxxxTR5270-Sxx00-3 (250-µm) Chip Diagram | Mechanical Specifications | СхххTR5270-Sxx00 (175-µm) | | | |-----------------------------------|---------------------------|-----------|--| | Description | Dimension | Tolerance | | | P-N Junction Area (μm) | 450 x 640 | ±35 | | | Chip Area (µm) | 520 x 700 | ±35 | | | Chip Thickness (µm) | 175 | ±15 | | | Au Bond Pad Diameter Anode (μm) | 90 | ±10 | | | Au Bond Pad Thicknesses (μm) | 1.0 | ±0.5 | | | Au Bond Pad Diameter Cathode (µm) | 98 | ±10 | | | Bottom Area (µm) | 347 x 527 | ±35 | | | Mechanical Specifications | CxxxTR5270-Sxx00-3 (250-μm) | | |-----------------------------------|-----------------------------|-----------| | Description | Dimension | Tolerance | | P-N Junction Area (μm) | 450 x 640 | ±35 | | Chip Area (µm) | 520 x 700 | ±35 | | Chip Thickness (µm) | 250 | ±15 | | Au Bond Pad Diameter Anode (μm) | 90 | ±10 | | Au Bond Pad Thicknesses (μm) | 1.0 | ±0.5 | | Au Bond Pad Diameter Cathode (µm) | 98 | ±10 | | Bottom Area (µm) | 260 x 440 | ±45 | | Maximum Ratings at T <sub>A</sub> = 25°C Notes 1, 3 & 4 | CxxxTR5270-Sxx00 and CxxxTR5270-Sxx00-3 | |--------------------------------------------------------------|-----------------------------------------| | DC Forward Current | 250 mA | | Peak Forward Current (1/10 duty cycle @ 1 kHz) | 300 mA | | LED Junction Temperature | 150°C | | Reverse Voltage | 5 V | | Operating Temperature Range | -40°C to +100°C | | Storage Temperature Range | -40°C to +100°C | | Electrostatic Discharge Threshold (HBM) Note 2 | 1000 V | | Electrostatic Discharge Classification (MIL-STD-883E) Note 2 | Class 2 | | Typical Electrical/Optical Characteristics at T <sub>A</sub> = 25°C, If = 120 mA Note 3 | | | | | | | | | | |-----------------------------------------------------------------------------------------|--------------------------------------|------|----------------------|-----------------------------------|----------------------------------------------|--|--|--|--| | Part Number | Forward Voltage (V <sub>f</sub> , V) | | (V <sub>f</sub> , V) | Reverse Current<br>[I(Vr=5V), μA] | Full Width Half Max<br>(λ <sub>p</sub> , nm) | | | | | | | Min. | Тур. | Max. | Max. | Тур. | | | | | | C450TR5270-Sxx000 | 2.7 | 3.2 | 3.5 | 2 | 20 | | | | | | C460TR5270-Sxx000 | 2.7 | 3.2 | 3.5 | 2 | 21 | | | | | | C450TR5270-Sxx000-3 | 2.7 | 3.2 | 3.5 | 2 | 20 | | | | | | C460TR5270-Sxx000-3 | 2.7 | 3.2 | 3.5 | 2 | 21 | | | | | #### Notes: - Maximum ratings are package-dependent. The above ratings were determined using lamps in chip-on-MCPCB (metal core PCB) packages for characterization. Ratings for other packages may differ. Junction temperature should be characterized in a specific package to determine limitations. Assembly processing temperature must not exceed 325°C (< 5 seconds).</li> - Product resistance to electrostatic discharge (ESD) according to the HBM is measured by simulating ESD using a rapid avalanche energy test (RAET). The RAET procedures are designed to approximate the maximum ESD ratings shown. - 3. All products conform to the listed minimum and maximum specifications for electrical and optical characteristics when assembled and operated at 120 mA within the maximum ratings shown above. Efficiency decreases at higher currents. Typical values given are within the range of average values expected by manufacturer in large quantities and are provided for information only. All measurements were made using lamps in T-1 3/4 packages (with Hysol OS4000 epoxy encapsulant and clear epoxy die attach). Optical characteristics measured in an integrating sphere using Illuminance E. - 4. The maximum forward current is determined by the thermal resistance between the LED junction and ambient. It is crucial for the end-product to be designed in a manner that minimizes the thermal resistance from the LED junction to ambient in order to optimize product performance. ## Standard Bins for CxxxTR5270-Sxx00 LED chips are sorted to the **radiant flux** and **dominant wavelength** bins shown. A sorted die sheet contains die from only one bin. Sorted die kit (CxxxTR5270-Sxxxx or CxxxTR5270-Sxxxx-3) orders may be filled with any or all bins (CxxxTR5270-xxxx or CXXXTR5270-xxxx-3) contained in the kit. All radiant flux and dominant wavelength values shown and specified are at If = 120 mA. Note: The radiant-flux values above are representative of the die in a Cree 5-mm lamp. ### **Characteristic Curves** These are representative measurements for the TR5270 LED product. Actual curves will vary slightly for the various radiant flux and dominant wavelength bins. ## **Radiation Pattern** This is a representative radiation pattern for the TR5270 (175- $\mu$ m) LED product. Actual patterns will vary slightly for each chip. This is a representative radiation pattern for the TR5270 (250-µm) LED product. Actual patterns will vary slightly for each chip.