

## AS1371

## 400mA, Low Input Voltage, Low Quiescent Current LDO

## 1 General Description

The AS1371 low input voltage, positive voltage regulator is designed to deliver up to 400mA while consuming typically only  $15\mu$ A of quiescent current. The device operates from input voltages of 1.2V to 3.6V, and is available in fixed output voltages between 0.6V and 3.3V (programmable in 50mV steps).

Operation at the full 400mA load current is dependent upon the maximum power dissipation available from package and environment.

The low input voltage and ultra-low dropout voltage (20mV @ 100mA load and 80mV @ 400mA load) supports single primary cell operation in small applications, when operated with minimum input-to-output voltage differentials. In addition, the regulator provides a power management life extension by operating from pre-existing 1.8V and 2.5V outputs to provide low output voltages for new generation portable processor cores.

The device features stable output voltage with ceramic capacitors down to a value of  $1\mu$ F, strict output voltage regulation tolerances ( $\pm 1\%$ ), and good line- and load-regulation.

The AS1371 is available in a 6-pin 2x2 TDFN package and is qualified for -40°C to +85°C operation.

## 2 Key Features

Ultra-Low Dropout Voltage: 20mV @ 100mA load

Operating Input Voltage Range: 1.2V to 3.6V

Output Voltages: 0.6V to 3.3V in 50mV steps

■ Max. Output Current: 400mA

■ Output Voltage Accuracy: ±1%

■ Low Shutdown Current: 10nA

■ Low Quiescent Current: 50µA @ max load

■ Integrated Overtemperature/Overcurrent Protection

Under-Voltage Lockout Feature

Chip Enable Input

■ Power-OK and Low Battery Detection

Sense Input Option

Minimal External Components Required

Operating Temperature Range: -40°C to +85°C

■ 6-pin 2x2 TDFN Package

## 3 Applications

The devices are ideal for powering cordless and mobile phones, MP3 players, CD and DVD players, PDAs, hand-held computers, digital cameras, and any other hand-held and/or battery-powered device.

Figure 1. AS1371 - Typical Application Diagram





# 4 Pin Assignments

Figure 2. Pin Assignments (Top View)



## **Pin Descriptions**

Table 1. Pin Descriptions

| Pin Number                                                                                               | Pin Name | Description                                                                                                                                                                                                                          |  |  |
|----------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1                                                                                                        | IN       | LDO Input. Input voltage range: 1.2V to 3.6V. Bypass with 1µF to GND.                                                                                                                                                                |  |  |
| 2                                                                                                        | POK      | <b>Power-OK Output.</b> Active-low, open-drain output indicates an out-of-regulation condition. Connect a $100k\Omega$ pull-up resistor to pin OUT for logic levels. Leave this pin unconnected if the Power-OK feature is not used. |  |  |
| 3                                                                                                        | EN       | Active-High Enable Input. A logic low reduces the supply current to < 1µA.  Connect to pin IN for normal operation.                                                                                                                  |  |  |
| 4                                                                                                        | GND      | <b>Ground.</b> This pin also functions as a heat sink. Solder it to a large pad or to the circuit-board ground plane to maximize power dissipation.                                                                                  |  |  |
| Sense Input. Represents the input for the Power-OK behaviour. If connected POK output is related to OUT. |          | <b>Sense Input</b> . Represents the input for the Power-OK behaviour. If connected to GND the POK output is related to OUT.                                                                                                          |  |  |
| 6                                                                                                        | OUT      | LDO Output. Bypass with 1µF to GND.                                                                                                                                                                                                  |  |  |
| Exposed Pad                                                                                              | GND      | <b>Exposed Pad.</b> This pin also functions as a heat sink. Solder it to a large pad or to the circuit-board ground plane to maximize power dissipation. Internally it is connected GND.                                             |  |  |



# 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Parameter                          | Min     | Max       | Units | Notes                                                                                                                                                                                                                                                                              |  |  |  |
|------------------------------------|---------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Electrical Parameters              |         |           |       |                                                                                                                                                                                                                                                                                    |  |  |  |
| IN and EN to GND                   | -0.3    | +5.0      | V     |                                                                                                                                                                                                                                                                                    |  |  |  |
| POK and OUT to GND                 | -0.3    | VIN + 0.3 | V     |                                                                                                                                                                                                                                                                                    |  |  |  |
| Input Current (latch-up immunity)  | -100    | 100       | mA    | Norm: JEDEC 78                                                                                                                                                                                                                                                                     |  |  |  |
| Electrostatic Discharge            |         |           |       |                                                                                                                                                                                                                                                                                    |  |  |  |
| Electrostatic Discharge HBM        |         | +/- 1000  | V     | Norm: MIL 883 E method 3015                                                                                                                                                                                                                                                        |  |  |  |
| Temperature Ranges and Storage Con | ditions |           |       |                                                                                                                                                                                                                                                                                    |  |  |  |
| Thermal Resistance $\theta_{JA}$   | +7      | 8.6       | °C/W  |                                                                                                                                                                                                                                                                                    |  |  |  |
| Junction Temperature               |         | +150      | °C    |                                                                                                                                                                                                                                                                                    |  |  |  |
| Storage Temperature Range          | -55     | +125      | °C    |                                                                                                                                                                                                                                                                                    |  |  |  |
| Package Body Temperature           |         | +260      | °C    | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/ JEDEC J-STD-020"Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices".  The lead finish for Pb-free leaded packages is matte tin (100% Sn). |  |  |  |
| Humidity non-condensing            | 5       | 85        | %     |                                                                                                                                                                                                                                                                                    |  |  |  |
| Moisture Sensitive Level           |         | 1         |       | Represents a max. floor life time of unlimited                                                                                                                                                                                                                                     |  |  |  |



## 6 Electrical Characteristics

VIN = VOUT (Nominal) + 0.5V, EN = IN,  $CIN = COUT = 1\mu F$ ,  $TAMB = -40^{\circ}C$  to +85°C (unless otherwise specified). Typical Values are at  $TAMB = +25^{\circ}C$ .

Table 3. Electrical Characteristics

| Symbol                | Parameter                                         | Conditions                                                   | Min  | Тур   | Max  | Units             |  |
|-----------------------|---------------------------------------------------|--------------------------------------------------------------|------|-------|------|-------------------|--|
| Тамв                  | Operating Temperature Range                       |                                                              | -40  |       | +85  | °C                |  |
| VIN                   | Input Voltage                                     |                                                              | 1.2  |       | 3.6  | V                 |  |
| Vout                  | Output Voltage                                    | Available in 50mV steps, see Ordering Information on page 14 | 0.6  |       | 3.3  | V                 |  |
|                       | Output Voltage Aggurgay                           | TAMB = +25°C, IOUT = 1mA, VOUT > 1V                          | -2   |       | +2   | - %               |  |
|                       | Output Voltage Accuracy                           | TAMB = -40 to +85°C, IOUT = 1mA,<br>VOUT > 1V                | -3.5 |       | +3.5 |                   |  |
| lout                  | Maximum Output Current                            |                                                              | 400  |       |      | mA                |  |
| I <sub>LIM</sub>      | Current Limit                                     |                                                              |      | 650   |      | mA                |  |
| lo.                   | 0: 10 1                                           | IOUT = 0mA                                                   |      | 15    | 20   | 0                 |  |
| lQ                    | Quiescent Current                                 | IOUT = 400mA                                                 |      | 50    |      | - μA              |  |
| Vin-Vout              | 1                                                 | IOUT = 100mA                                                 |      | 20    | 50   | mV                |  |
| VIN-VOUT              | Dropout Voltage <sup>1</sup>                      | IOUT = 400mA                                                 |      | 80    |      |                   |  |
| $\Delta V_{LNR}$      | Line Regulation                                   | IOUT = 1mA                                                   | -15  | 0     | +15  | mV                |  |
| $\Delta V_{LDR}$      | Load Regulation                                   | IOUT = 1mA to 400mA                                          |      | 0.003 |      | %/mA              |  |
|                       | Output Voltage Noise                              | f = 10Hz to 100kHz, IOUT = 10mA                              |      | 100   |      | μV <sub>RMS</sub> |  |
| PSRR                  | Output Voltage AC<br>Power-Supply Rejection Ratio | f = 10kHz, IOUT = 10mA                                       |      | 50    |      | dB                |  |
| Shutdown <sup>2</sup> |                                                   |                                                              |      |       |      |                   |  |
| t <sub>ON</sub>       | Exit Delay from Shutdown 3,4                      |                                                              |      | 90    | 150  | μs                |  |
| loss                  | Enable Supply Current                             | EN = GND, $TAMB = +25$ °C                                    |      | 0.01  | 1    |                   |  |
| l <sub>OFF</sub>      | спаше зарріу сипепі                               | EN = GND, $TAMB = +85$ °C                                    |      | 0.04  |      | – μA              |  |
| VIH                   | Enable Input Threshold                            |                                                              | 1.0  |       |      | V                 |  |
| VIL                   | Litable Iliput Tillestiolu                        |                                                              |      |       | 0.4  | V                 |  |
| I <sub>EN</sub>       | Enable Input Bias Current                         | EN = IN or GND, TAMB = +25°C                                 |      | 0.03  | 100  | nA                |  |
| 'EN                   | Enable Input bias Guirent                         | EN = IN or GND, TAMB = +85°C                                 |      | 0.2   |      | nA nA             |  |
| Power-OK C            | Output                                            |                                                              | ſ    | 1     | ľ    | 1                 |  |
| $V_{POK}$             | Power-OK Voltage Threshold <sup>5</sup>           | SENSE = GND, V <sub>POKFALLING</sub>                         | 90   | 94    | 97   | % Vout            |  |
| 1 OK                  | r uwer-un vuitage mieshuid                        | SENSE = GND, Hysteresis                                      |      | 1     |      | 13 1001           |  |
| V <sub>SENSE</sub>    | Power-OK Sense Voltage Threshold                  | VOUT = 1.05V, VSENSE falling                                 | 650  | 800   | 950  | mV                |  |
| - JENJE               |                                                   | Hysteresis                                                   |      | 50    |      | *                 |  |
| $V_{OL}$              | POK Output Voltage Low                            | Isinκ = 100μA                                                |      |       | 0.4  | V                 |  |



Table 3. Electrical Characteristics

| Symbol            | Parameter                    | Conditions                                                  | Min | Тур | Max | Units |  |
|-------------------|------------------------------|-------------------------------------------------------------|-----|-----|-----|-------|--|
| Ірок              | POK Output Leakage Current   | $0 \le V_{POK} \le 3.6V$ , TAMB = +25°C, VOUT in regulation |     |     | 1   | μΑ    |  |
| Thermal Pro       | Thermal Protection           |                                                             |     |     |     |       |  |
| T <sub>SHDN</sub> | Thermal Shutdown Temperature |                                                             |     | 150 |     | °C    |  |
| $\Delta T_{SHDN}$ | Thermal Shutdown Hysteresis  |                                                             |     | 15  |     | °C    |  |

- 1. Dropout voltage = VIN VOUT when VOUT is 100mV < VOUT for VIN = VOUT(NOM) +0.5V (applies only to output voltages ≥ 1.3V).
- 2. The rise and fall time of the shutdown signal must not exceed 1ms.
- 3. The delay time is defined as time required to set Vout to 95% of its final nominal value.
- 4. Guaranteed by design.
- 5. The functionality is proven by production test, limits are guaranteed by design.

**Note:** All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.



# 7 Typical Operating Characteristics

Vout = 1.8V, Vin = 2.3V, Iout = 1mA, Tamb = +25°C (unless otherwise specified).

Figure 3. Output Voltage vs. Temperature



Figure 5. Load Regulation, Vout vs. Iout;



Figure 7. POK Voltage Threshold vs. Temperature



Figure 4. Line Regulation, Vout vs. Vin;



Figure 6. Quiescent Current vs. Input Voltage



Figure 8. Dropout Voltage vs. Output Current





Figure 9. Line Transient Response; VIN = 2.3V to 2.8V, no load



Figure 10. Load Transient Response; IOUT = 0mA to 100mA



Figure 11. Turn ON



Figure 12. Turn OFF





## 8 Detailed Description

The AS1371 is a low-dropout, low-quiescent-current linear regulator intended for LDO regulator applications where output current load requirements range from no load to 400mA. All devices come with fixed output voltage from 0.6V to 3.3V. (see Ordering Information on page 14).

The AS1371 also features a Power-OK output to indicate when the output is within 10% (max) of final value, and also an Enable pin. Shutdown current for the whole regulator is typically 10nA. The device features integrated short-circuit and over current protection. Under-Voltage lockout prevents erratic operation when the input voltage is slowly decaying (e.g. in a battery powered application). Thermal Protection shuts down the device when die temperature reaches 150°C. This is a useful protection when the device is under sustained short circuit conditions.

As illustrated in Figure 13, the devices comprise voltage reference, error amplifier, P-channel MOSFET pass transistor, Power-OK detect logic, internal voltage divider, current limiter, thermal sensor and shutdown logic.

The bandgap reference is connected to the inverting input of the error amplifier. The error amplifier compares this reference with the feedback voltage and amplifies the difference. If the feedback voltage is lower than the reference voltage, the P-channel MOSFET gate is pulled lower, allowing more current to pass to the output, and increases the output voltage. If the feedback voltage is too high, the pass-transistor gate is pulled up, allowing less current to pass to the output. The output voltage feeds back through an internal resistor voltage divider connected to pin OUT.



Figure 13. AS1371 - Block Diagram

### **Output Voltages**

Standard products are factory-set with output voltages from 0.6V to 3.3V. A two-digit suffix of the part number identifies the nominal output (see Ordering Information on page 14). Non-standard devices are available.

For more information contact: http://www.austriamicrosystems.com/contact



## Power-OK and Low-Battery-Detect Functionality

The AS1371's power-ok or low-battery-detect circuitry is built around an N-channel MOSFET. The circuitry monitors the voltage on pin SENSE and if the voltage goes out of regulation (e.g. during dropout, current limit or thermal shutdown) the pin POK goes low. The pin SENSE can be connected to a resistive-divider to monitor a particular definable voltage and compare it with an internal voltage reference. If the SENSE pin is connected to GND an internal resistive-divider is activated and connected to the output. Therefore, the Power-OK functionality can be realised with no additional external components.

The Power-OK feature is not active during shutdown and provides a power-on-reset function that can operate down to Vin = 1.2V. A capacitor to GND may be added to generate a power-on-reset delay. To obtain a logic-level output, connect a pull-up resistor from pin POK to pin OUT. Larger values for this resistor will help to minimize current consumption; a  $100k\Omega$  resistor is perfect for most applications (see Figure 1 on page 1).

For the circuit shown in the left of Figure 14 on page 11, the input bias current into SENSE is very low, permitting large-value resistor-divider networks while maintaining accuracy. Place the resistor-divider network as close to the device as possible. Use a defined resistor for R2 and then calculate R1 as:

$$R_1 = R_2 \times \left(\frac{V_{IN}}{V_{SENSE}} - 1\right) \tag{EQ 1}$$

#### Where:

V<sub>SENSE</sub> .... Is the internal sense reference voltage. For values see Table 3 on page 4.

R2 .... Is the predefined resistor in the resistor divider.

In case of the SENSE pin is connected to GND, an internal resistor-divider network is activated and compares the output voltage with a 94% (typ.) voltage threshold. For this particular Power-OK application, no external resistive components are necessary.

### **Current Limiting**

The AS1371 include current limiting circuitry to protect against short-circuit conditions. The circuitry monitors and controls the gate voltage of the P-channel MOSFET, limiting the output current to 400mA. The P-channel MOSFET output can be shorted to ground for an indefinite period of time without damaging the device.

#### Thermal-Overload Protection

The devices are protected against thermal runaway conditions by the integrated thermal sensor circuitry. Thermal shutdown is an effective instrument to prevent die overheating since the power transistor is the principle heat source in the device.

If the junction temperature exceeds 150°C with 15°C hysteresis, the thermal sensor starts the shutdown logic, at which point the P-channel MOSFET is switched off. After the device temperature has dropped by approximately 15°C, the thermal sensor will turn the P-channel MOSFET on again. Note that this will be exhibited as a pulsed output under continuous thermal-overload conditions.

**Note:** The absolute maximum junction-temperature of +150°C should not be exceeding during continual operation.



### **Operating Region and Power Dissipation**

Maximum power dissipation is determined by the thermal resistance of the case and circuit board, the temperature difference between the die junction and ambient air, and the rate of air flow. The power dissipation of the device is calculated by:

$$P = I_{OUT} \times (V_{IN} - V_{OUT}) \tag{EQ 2}$$

Maximum power dissipation is calculated by:

$$P_{MAX} = \frac{T_J - T_{AMB}}{\theta_{JB} + \theta_{JA}} \tag{EQ 3}$$

### Where:

 $T_J$  - TAMB is the temperature difference between the device die junction and the surrounding air.  $\theta_{JB}$  is the thermal resistance of the package.

 $\theta_{JA}$  is the thermal resistance through the circuit board, copper traces, and other materials to the surrounding.

**Note:** Pin GND is a multi-function pin providing a connection to the system ground and acting as a heat sink. This pin should be connected to the system ground using a large pad or a ground plane.



## 9 Application Information

## Capacitor Selection and Regulator Stability

Ceramic capacitors are highly recommended as they offer distinct advantages over their tantalum and aluminum electrolytic components. For stable operation with load currents up to 400mA over the entire device temperature range, use a  $1\mu F$  (min) ceramic output capacitor with an ESR <0.2 $\Omega$ . Use large output capacitor values (e.g.  $10\mu F$ ) to reduce noise and improve load transient-response, stability and power-supply rejection.

**Note:** Some ceramic capacitors exhibit large capacitance and ESR variations with variations in temperature.

### Power Supply Rejection Ratio

The AS1371 is designed to deliver low dropout voltages and low quiescent currents. Power-supply rejection is typically 50dB at 10kHz. To improve power supply-noise rejection and transient response, increase the values of the input and output bypass capacitors, which are shown in Figure 14.

The Section 6 Electrical Characteristics on page 4 show also the device line- and load-transient responses.

### **Dropout Voltage**

For standard products with output voltage greater than the minimum VIN (1.2V), the minimum input-output voltage differential (dropout voltage) determines the lowest usable supply voltage. This determines the useful end-of-life battery voltage in battery-powered systems. The dropout voltage is a function of the P-MOSFET drain-to-source on-resistance multiplied by the load current, and is calculated by:

$$V_{DROPOUT} = V_{IN} - V_{OUT} = R_{DS(ON)} \times I_{OUT}$$
 (EQ 4)

#### Where:

 $R_{\mbox{\footnotesize{DS}}(\mbox{\footnotesize{ON}})}$  is the drain-to-source on -resistance.

IOUT is the output current.

Figure 14. Application Diagrams





# 10 Package Drawings and Markings

Figure 15. 6-pin 2x2 TDFN Marking



Package Code: XXX - encoded Datecode





| REF. | MIN          | NOM      | MAX  |
|------|--------------|----------|------|
| Α    | 0.51         | 0.55     | 0.60 |
| A1   | 0            | 0.02     | 0.05 |
| A3   | -            | 0.15 REF | -    |
| L    | 0.15<br>0.18 | 0.25     | 0.35 |
| Ь    | 0.18         | 0.25     | 0.30 |
| D    |              | 2.00 BSC |      |
| E    |              | 2.00 BSC |      |
| D2   | 1.30<br>0.85 | 1.45     | 1.55 |
| E2   | 0.85         | 1.00     | 1.10 |
| е    |              | 0.50 BSC |      |
| aaa  | _            | 0.15     | -    |
| bbb  | _            | 0.10     | _    |
| ccc  | _            | 0.10     | _    |
| ddd  | _            | 0.05     | -    |
| eee  | _            | 0.08     | _    |
| fff  | -            | 0.10     |      |
| N    |              | 6        |      |

#### NOTE:

- 1. DIMENSIONS & TOLERANCEING CONFIRM TO ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGELS ARE IN DEGREES.
- $\widehat{\Delta}$  COPLANARITY APPLIES TO THE EXPOSED HEAT SLUG AS WELL AS THE TERMINAL.
- 4. RADIUS ON TERMINAL IS OPTIONAL.
- 5. N IS THE TOTAL NUMBER OF TERMINALS.

| aB austrian  | nicrosys        | tems                    | ASSEMBLY ENGINEERING                           |                                                         |
|--------------|-----------------|-------------------------|------------------------------------------------|---------------------------------------------------------|
| DRAVN<br>RH8 | a leap ahead i  | n analog<br>REV.<br>N/C | TITLE MLPD 2x2x0.55mm 6 LEAD, 1.45x1.00mm ePAD | REFERENCE DOCUMENT<br>JEDEC MO - 248<br>LATEST REVISION |
| CHECKED GBO  | DATE 2010.10.28 |                         | DRAWING ND. QEF                                | UNIT                                                    |
| APPROVED MKR | 2010.10.28      | SHEET<br>1 DF 1         | DIMENSION AND TOLERANCE                        | NOT IN SCALE                                            |



# 11 Ordering Information

The device is available as the standard products listed in Table 4.

Table 4. Ordering Information

| Ordering Code               | Marking | Output            | Description                                            | Delivery Form | Package        |
|-----------------------------|---------|-------------------|--------------------------------------------------------|---------------|----------------|
| AS1371-BTDT-105             | AO      | 1.05V             | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-BTDT-12 <sup>1</sup> | AM      | 1.2V              | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-BTDT-15 <sup>1</sup> | AN      | 1.5V              | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-BTDT-18 <sup>1</sup> | AT      | 1.8V              | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-BTDT-20 <sup>1</sup> | AP      | 2.0V              | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-BTDT-25 <sup>1</sup> | AQ      | 2.5V              | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-BTDT-30 <sup>1</sup> | AR      | 3.0V              | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |
| AS1371-SAMPLE <sup>1</sup>  | AS      | VouT <sup>2</sup> | 400mA, Low Input Voltage, Low<br>Quiescent Current LDO | Tape and Reel | 6-pin 2x2 TDFN |

<sup>1.</sup> on request

**Note:** All products are RoHS compliant.

Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect

Technical Support is found at http://www.austriamicrosystems.com/Technical-Support

For further information and requests, please contact us mailto:sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor

<sup>2.</sup> Non-standard devices from 0.6V to 3.3V are available in 50mV steps.



## Copyrights

Copyright © 1997-2010, austriamicrosystems AG, Tobelbaderstrasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



### **Contact Information**

Headquarters
austriamicrosystems AG
Tobelbaderstrasse 30
A-8141 Unterpremstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact