# Product Proposal # 256K x 36 and 512K x 18 Bit Pipelined ZBT™ RAM Synchronous Fast Static RAM The ZBT RAM is an 8M-bit synchronous fast static RAM designed to provide Zero Bus Turnaround™. The ZBT RAM allows 100% use of bus cycles during back-to-back read/write and write/read cycles. The MCM63Z836 (organized as 256K words by 36 bits) and the MCM63Z918 (organized as 512K words by 18 bits) are fabricated in Motorola's high performance silicon gate CMOS technology. This device integrates input registers, an output register, a 2-bit address counter, and high speed SRAM onto a single monolithic circuit for reduced parts count in communication applications. Synchronous design allows precise cycle control with the use of an external positive—edge—triggered clock (CK). CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability. Addresses (SA), data inputs (DQ), and all control signals except output enable $(\overline{G})$ , sleep mode (ZZ), and linear burst order $(\overline{LBO})$ are clock (CK) controlled through positive–edge–triggered noninverting registers. Write cycles are internally self–timed and are initiated by the rising edge of the clock (CK) input. This feature eliminates complex off–chip write pulse generation and provides increased timing flexibility for incoming signals. For read cycles, pipelined SRAM output data is temporarily stored by an edge—triggered output register and then released to the output buffers at the next rising edge of clock (CK). - 3.3 V Core, 3.3 V LVTTL and LVCMOS Compatible I/O Supply - MCM63Z836/918-225 = 2.6 ns Access/4.4 ns Cycle (225 MHz) MCM63Z836/918-200 = 3.2 ns Access/5 ns Cycle (200 MHz) MCM63Z836/918-166 = 3.6 ns Access/6 ns Cycle (166 MHz) - Selectable Burst Sequencing Order (Linear/Interleaved) - Internally Self-Timed Write Cycle - Sleep Mode (ZZ) - Two-Cycle Deselect - Byte Write Control - ADV Controlled Burst - IEEE 1149-1 Sample Only JTAG - 100-Pin TQFP and 119-Bump PBGA Packages # MCM63Z836 MCM63Z918 ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc., and the architecture is supported by Micron Technology, Inc. and Motorola, Inc. This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice. REV 1 6/2/99 # LOGIC BLOCK DIAGRAM ## MCM63Z836 PIN ASSIGNMENTS MOTOROLA FAST SRAM MCM63Z836•MCM63Z918 # MCM63Z836 TQFP PIN DESCRIPTIONS | us Load/Advance: Loads a new address into counter when ses internally generated burst addresses when high. signal registers the address, data in, and all control signals and LBO. lle: Disables the CK input when CKE is high. us Data I/O: "x" refers to the byte being read or written c, d). bus Output Enable. t Order Input: This pin must remain in steady state (this egistered or latched). It must be tied high or low. are burst counter. brieaved burst counter. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CK input when CKE is high. Ide: Disables the CKE input when CKE is high. Ide: Disables the CKE input when CKE is high. Ide: Disables the CKE input when CKE is high. Ide: Disables the CKE input when CKE is high. Ide: Disables the CKE input when CKE is high. Ide: Disables the CKE input when CKE is high. Ide: Disables the CKE is high. Ide: Disables the CKE is high. Ide: Disables the CKE is high. Ide: Disable | | bus Data I/O: "x" refers to the byte being read or written c, d). bus Output Enable. It Order Input: This pin must remain in steady state (this egistered or latched). It must be tied high or low. ar burst counter. | | bus Output Enable. It Order Input: This pin must remain in steady state (this egistered or latched). It must be tied high or low. ar burst counter. | | t Order Input: This pin must remain in steady state (this egistered or latched). It must be tied high or low. ar burst counter. erleaved burst counter. | | egistered or latched). It must be tied high or low. ar burst counter. Irleaved burst counter. | | is Address Innuts. These innuts are registered and must | | us Address Inputs: These inputs are registered and must and hold times. | | us Burst Address Inputs: The two LSBs of the address field. must preset the burst address counter values. These inputs ed and must meet setup and hold times. | | us Byte Write Inputs: Enables write to byte "x" (byte a, b, unction with SW. Has no effect on read cycles. | | us Chip Enable: Active low to enable chip. | | us Chip Enable: Active high for depth expansion. | | us Chip Enable: Active low for depth expansion. | | us Write: This signal writes only those bytes that have been ing the byte write $\overline{\text{SBx}}$ pins. | | e: This active high asynchronous signal places the RAM into power mode. The ZZ pin disables the RAMs internal clock d in this mode. When ZZ is negated, the RAM remains in mode until it is commanded to READ or WRITE. Data maintained upon returning to normal operation. | | r Supply. | | Supply. | | | | tion: There is no connection to the chip. | | | # MCM63Z836 PBGA PIN DESCRIPTIONS | Pin Locations | Symbol | Туре | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4B | ADV | Input | Synchronous Load/Advance: Loads a new address into counter when low. RAM uses internally generated burst addresses when high. | | 4K | CK | Input | Clock: This signal registers the address, data in, and all control signals except $\overline{\mathbf{G}}$ and $\overline{\mathbf{LBO}}$ . | | 4M | CKE | Input | Clock Enable: Disables the CK input when CKE is high. | | (a) 6K, 7K, 6L, 7L, 6M, 6N, 7N, 6P, 7P<br>(b) 6D, 7D, 6E, 7E, 6F, 6G, 7G, 6H, 7H<br>(c) 1D, 2D, 1E, 2E, 2F, 1G, 2G, 1H, 2H<br>(d) 1K, 2K, 1L, 2L, 2M, 1N, 2N, 1P, 2P | DQx | I/O | Synchronous Data I/O: "x" refers to the byte being read or written (byte a, b, c, d). | | 4F | G | Input | Asynchronous Output Enable. | | 3R | LBO | Input | Linear Burst Order Input: This pin must remain in steady state (this signal not registered or latched). It must be tied high or low. Low — linear burst counter. High — interleaved burst counter. | | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C, 4G, 2R, 6R, 3T, 4T, 5T | SA | Input | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times. | | 4N, 4P | SA1, SA0 | Input | Synchronous Burst Address Inputs: The two LSBs of the address field. These pins must preset the burst address counter values. These inputs are registered and must meet setup and hold times. | | 5L, 5G, 3G, 3L<br>(a) (b) (c) (d) | SBx | Input | Synchronous Byte Write Inputs: Enables write to byte "x" (byte a, b, c, d) in conjunction with SW. Has no effect on read cycles. | | 4E | SE1 | Input | Synchronous Chip Enable: Active low to enable chip. | | 2B | SE2 | Input | Synchronous Chip Enable: Active high for depth expansion. | | 6B | SE3 | Input | Synchronous Chip Enable: Active low for depth expansion. | | 4H | SW | Input | Synchronous Write: This signal writes only those bytes that have been selected using the byte write $\overline{\text{SBx}}$ pins. | | 4U | TCK | Input | Boundary Scan Pin, Test Clock: If boundary scan is not used, TCK must be tied to V <sub>DD</sub> or V <sub>SS</sub> . | | 3U | TDI | Input | Boundary Scan Pin, Test Data In. | | 5U | TDO | Output | Boundary Scan Pin, Test Data Out. | | 2U | TMS | Input | Boundary Scan Pin, Test Mode Select. | | 6U | TRST | Input | Boundary Scan Pin, Asynchronous Test Reset. If boundary scan is not used, $\overline{TRST}$ must be tied to VSS. | | 7Т | ZZ | Input | Sleep Mode: This active high asynchronous signal places the RAM into the lowest power mode. The ZZ pin disables the RAMs internal clock when placed in this mode. When ZZ is negated, the RAM remains in low power mode until it is commanded to READ or WRITE. Data integrity is maintained upon returning to normal operation. | | 4C, 2J, 4J, 6J, 1R, 4R, 5R | $V_{DD}$ | Supply | Core Power Supply. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | V <sub>DDQ</sub> | Supply | I/O Power Supply. | | 3D, 5D, 3E, 5E, 3F, 5F, 3H, 5H, 3K, 5K,<br>3L, 3M, 5M, 3N, 5N, 3P, 5P | VSS | Supply | Ground. | | 4A, 1B, 7B, 1C, 7C, 4D, 3J, 5J, 7R,<br>1T, 2T, 6T | NC | _ | No Connection: There is no connection to the chip. | MOTOROLA FAST SRAM ## MCM63Z918 PIN ASSIGNMENTS Not to Scale # MCM63Z918 TQFP PIN DESCRIPTIONS | Pin Locations | Symbol | Туре | Description | |-------------------------------------------------------------------------------------------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 85 | ADV | Input | Synchronous Load/Advance: Loads a new address into counter when low. RAM uses internally generated burst addresses when high. | | 89 | CK | Input | Clock: This signal registers the address, data in, and all control signals except $\overline{G}$ and $\overline{LBO}$ . | | 87 | CKE | Input | Clock Enable: Disables the CK input when $\overline{\text{CKE}}$ is high. | | (a) 58, 59, 62, 63, 68, 69, 72, 73, 74<br>(b) 8, 9, 12, 13, 18, 19, 22, 23, 24 | DQx | I/O | Synchronous Data I/O: "x" refers to the byte being read or written (byte a, b). | | 86 | G | Input | Asynchronous Output Enable. | | 31 | LBO | Input | Linear Burst Order Input: This pin must remain in steady state (this signal not registered or latched). It must be tied high or low. Low — linear burst counter. High — interleaved burst counter. | | 32, 33, 34, 35, 44, 45, 46, 47, 48, 49,<br>50, 80, 81, 82, 83, 99, 100 | SA | Input | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times. | | 37, 36 | SA0, SA1 | Input | Synchronous Burst Address Inputs: The two LSBs of the address field. These pins must preset the burst address counter values. These inputs are registered and must meet setup and hold times. | | 93, 94<br>(a) (b) | SBx | Input | Synchronous Byte Write Inputs: Enables write to byte "x" (byte a, b) in conjunction with SW. Has no effect on read cycles. | | 98 | SE1 | Input | Synchronous Chip Enable: Active low to enable chip. | | 97 | SE2 | Input | Synchronous Chip Enable: Active high for depth expansion. | | 92 | SE3 | Input | Synchronous Chip Enable: Active low for depth expansion. | | 88 | SW | Input | Synchronous Write: This signal writes only those bytes that have been selected using the byte write $\overline{\text{SBx}}$ pins. | | 64 | ZZ | Input | Sleep Mode: This active high asynchronous signal places the RAM into the lowest power mode. The ZZ pin disables the RAMs internal clock when placed in this mode. When ZZ is negated, the RAM remains in low power mode until it is commanded to READ or WRITE. Data integrity is maintained upon returning to normal operation. | | 14, 15, 16, 41, 65, 66, 91 | V <sub>DD</sub> | Supply | Core Power Supply. | | 4, 11, 20, 27, 54, 61, 70, 77 | V <sub>DDQ</sub> | Supply | I/O Power Supply. | | 5, 10, 17, 21, 26, 40, 55, 60, 67,<br>71, 76, 90 | Vss | Supply | Ground. | | 1, 2, 3, 6, 7, 25, 28, 29, 30, 38, 39, 42, 43, 51, 52, 53, 56, 57, 75, 78, 79, 84, 95, 96 | NC | _ | No Connection: There is no connection to the chip. | MOTOROLA FAST SRAM ## MCM63Z918 PBGA PIN DESCRIPTIONS | Pin Locations | Symbol | Туре | Description | |---------------------------------------------------------------------------------------------------------------------------------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4B | ADV | Input | Synchronous Load/Advance: Loads a new address into counter when low. RAM uses internally generated burst addresses when high. | | 4K | CK | Input | Clock: This signal registers the address, data in, and all control signals except $\overline{G}$ and $\overline{LBO}$ . | | 4M | CKE | Input | Clock Enable: Disables the CK input when CKE is high. | | (a) 6D, 7E, 6F, 7G, 6H, 7K, 6L, 6N, 7P<br>(b) 1D, 2E, 2G, 1H, 2K, 1L, 2M, 1N, 2P | DQx | I/O | Synchronous Data I/O: "x" refers to the byte being read or written (byte a, b). | | 4F | G | Input | Asynchronous Output Enable. | | 3R | LBO | Input | Linear Burst Order Input: This pin must remain in steady state (this signal not registered or latched). It must be tied high or low. Low — linear burst counter. High — interleaved burst counter. | | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C, 4G, 2R, 6R, 2T, 3T, 5T, 6T | SA | Input | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times. | | 4N, 4P | SA1, SA0 | Input | Synchronous Address Inputs: These pins must be wired to the two LSBs of the address bus for proper burst operation. These inputs are registered and must meet setup and hold times. | | 5L, 3G<br>(a) (b) | SBx | Input | Synchronous Byte Write Inputs: Enables write to byte "x" (byte a, b) in conjunction with $\overline{SW}$ . Has no effect on read cycles. | | 4E | SE1 | Input | Synchronous Chip Enable: Active low to enable chip. | | 2B | SE2 | Input | Synchronous Chip Enable: Active high for depth expansion. | | 6B | SE3 | Input | Synchronous Chip Enable: Active low for depth expansion. | | 4H | SW | Input | Synchronous Write: This signal writes only those bytes that have been selected using the byte write $\overline{\text{SBx}}$ pins. | | 4U | TCK | Input | Boundary Scan Pin, Test Clock: If boundary scan is not used, TCK must be tied to V <sub>DD</sub> or V <sub>SS</sub> . | | 3U | TDI | Input | Boundary Scan Pin, Test Data In. | | 5U | TDO | Output | Boundary Scan Pin, Test Data Out. | | 2U | TMS | Input | Boundary Scan Pin, Test Mode Select. | | 6U | TRST | Input | Boundary Scan Pin, Asynchronous Test Reset. If boundary scan is not used, $\overline{\text{TRST}}$ must be tied to VSS. | | 7T | ZZ | Input | Sleep Mode: This active high asynchronous signal places the RAM into the lowest power mode. The ZZ pin disables the RAMs internal clock when placed in this mode. When ZZ is negated, the RAM remains in low power mode until it is commanded to READ or WRITE. Data integrity is maintained upon returning to normal operation. | | 4C, 2J, 4J, 6J, 1R, 4R, 5R | V <sub>DD</sub> | Supply | Core Power Supply. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | V <sub>DDQ</sub> | Supply | I/O Power Supply. | | 3D, 5D, 3E, 5E, 3F, 5F, 5G, 3H, 5H, 3K, 5K, 3L, 3M, 5M, 3N, 5N, 3P, 5P | V <sub>SS</sub> | Supply | Ground. | | 4A, 1B, 7B, 1C, 7C, 2D, 4D, 7D, 1E,<br>6E, 2F, 1G, 6G, 2H, 7H, 3J, 5J, 1K,<br>6K, 2L, 4L, 7L, 6M, 2N, 7N, 1P, 6P,<br>7R, 1T, 4T | NC | _ | No Connection: There is no connection to the chip. | ## **TRUTH TABLE** | СК | CKE | E | sw | SBx | ADV | SA0 –<br>SAx | Next Operation | Input Command<br>Code | Notes | |-----|-----|-------|----|----------|-----|--------------|-------------------------|-----------------------|------------------| | L–H | 1 | Х | Х | Х | Х | Х | Hold | Н | 1, 2 | | L–H | 0 | False | Х | Х | 0 | Х | Deselect | D | 1, 2 | | L–H | 0 | True | 0 | V | 0 | V | Load Address, New Write | W | 1, 2, 3,<br>4, 5 | | L–H | 0 | True | 1 | Х | 0 | V | Load Address, New Read | R | 1, 2 | | L–H | 0 | Х | Х | V (W) | 1 | Х | Burst | В | 1, 2, 4, | | | | | | X (R, D) | | | Continue | | 6, 7 | ## NOTES: - 1. X = don't care, 1 = logic high, 0 = logic low, V = valid signal, according to AC Operating Conditions and Characteristics. - 2. E = true if $\overline{SE1}$ and $\overline{SE3}$ = 0, and $\overline{SE2}$ = 1. - 3. Byte write enables, $\overline{\text{SBx}}$ are evaluated only as new write addresses are loaded. - 4. No control inputs except CKE, SBx, and ADV are recognized in a clock cycle where ADV is sampled high. - 5. A write with SBx not valid does load addresses. - 6. A burst write with $\overline{\text{SBx}}$ not valid does increment address. - 7. ADV controls whether the RAM enters burst mode. If the previous cycle was a write, then ADV = 1 results in a burst write. If the previous cycle is a read, then ADV = 1 results in a burst read. ADV = 1 will also continue a deslect cycle. ## **ASYNCHRONOUS TRUTH TABLE** | Operation | ZZ | G | I/O Status | |------------|----|---|----------------| | Read | L | L | Data Out (DQx) | | Read | L | Н | High–Z | | Write | L | X | High–Z | | Deselected | L | X | High–Z | | Sleep | Н | X | High–Z | ## WRITE TRUTH TABLE | Cycle Type | sw | SBa | SBb | SBc<br>(See Note 1) | SBd<br>(See Note 1) | |---------------------------|----|-----|-----|---------------------|---------------------| | Read | Н | Х | Х | Х | Х | | Write Byte a | L | L | Н | Н | Н | | Write Byte b | L | Н | L | Н | Н | | Write Byte c (See Note 1) | L | Н | Н | L | Н | | Write Byte d (See Note 1) | L | Н | Н | Н | L | | Write All Bytes | L | L | L | L | L | ## NOTE: # LINEAR BURST ADDRESS TABLE ( $\overline{LBO} = V_{SS}$ ) | 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) | |------------------------|------------------------|------------------------|------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X10 | X X11 | X X00 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X00 | X X01 | X X10 | ## INTERLEAVED BURST ADDRESS TABLE $(\overline{LBO} = V_{DD})$ | 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) | |------------------------|------------------------|------------------------|------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X00 | X X11 | X X10 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X10 | X X01 | X X00 | <sup>1.</sup> Valid only for x36. # INPUT COMMAND CODE AND STATE NAME DEFINITION DIAGRAM NOTE: Cycles are named for their control inputs, not for data I/O state. Figure 1. ZBT RAM State Diagram Figure 2. State Definitions for ZBT RAM State Diagram Figure 3. Data I/O State Diagram Figure 4. State Definitions for I/O State Diagrams ## DC OPERATING CONDITIONS AND CHARACTERISTICS (VDD = 3.3 V $\pm$ 5%, TA = 0 to 70°C Unless Otherwise Noted) # RECOMMENDED OPERATING CONDITIONS AND DC CHARACTERISTICS: 2.5 V I/O SUPPLY (Voltages Referenced to $V_{SS} = 0 \text{ V}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------|-----------------|-------|-----|------------------------|------| | Supply Voltage | $V_{DD}$ | 3.135 | 3.3 | 3.465 | V | | I/O Supply Voltage | $V_{DDQ}$ | 2.375 | 2.5 | 2.9 | V | | Input Low Voltage | V <sub>IL</sub> | - 0.3 | _ | 0.7 | V | | Input High Voltage | VIH | 1.7 | _ | V <sub>DD</sub> + 0.3 | V | | Input High Voltage I/O Pins | VIH2 | 1.7 | _ | V <sub>DDQ</sub> + 0.3 | V | | Output Low Voltage (I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | _ | 0.7 | V | | Output High Voltage (I <sub>OL</sub> = -2 mA) | Voн | 1.7 | _ | _ | V | # RECOMMENDED OPERATING CONDITIONS AND DC CHARACTERISTICS: 3.3 V I/O SUPPLY (Voltages Referenced to V<sub>SS</sub> = 0 V) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------|------------------|-------|-----|------------------------|------| | Supply Voltage | V <sub>DD</sub> | 3.135 | 3.3 | 3.465 | V | | I/O Supply Voltage | V <sub>DDQ</sub> | 3.135 | 3.3 | 3.465 | V | | Input Low Voltage | V <sub>IL</sub> | - 0.5 | _ | 0.8 | V | | Input High Voltage | VIH | 2 | _ | V <sub>DD</sub> + 0.5 | V | | Input High Voltage I/O Pins | V <sub>IH2</sub> | 2 | _ | V <sub>DDQ</sub> + 0.5 | V | | Output Low Voltage (I <sub>OL</sub> = 8 mA) | V <sub>OL</sub> | _ | _ | 0.4 | V | | Output High Voltage (I <sub>OH</sub> = -8 mA) | Voн | 2.4 | _ | _ | V | Figure 5. Undershoot Voltage MOTOROLA FAST SRAM MCM63Z836•MCM63Z918 ## DC CHARACTERISTICS AND SUPPLY CURRENTS | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------|-------------|-------------------|------|---------| | Input Leakage Current (0 $V \le V_{in} \le V_{DD}$ ) | l <sub>lkg(l)</sub> | _ | _ | ± 1 | μΑ | 1 | | Output Leakage Current (0 V ≤ V <sub>in</sub> ≤ V <sub>DDQ</sub> ) | I <sub>lkg(O)</sub> | _ | _ | ± 1 | μΑ | | | AC Supply Current (Device Selected, All Outputs Open, Freq = Max) Includes Supply Current for Both V <sub>DD</sub> and V <sub>DDQ</sub> | I <sub>DDA</sub> -225<br>I <sub>DDA</sub> -200<br>I <sub>DDA</sub> -166 | _<br>_<br>_ | _<br>_<br>_ | 300<br>290<br>280 | mA | 2, 3, 4 | | CMOS Standby Supply Current (Device Deselected, Freq = 0, V <sub>DD</sub> = Max, V <sub>DDQ</sub> = Max, All Inputs Static at CMOS Levels) | I <sub>SB2</sub> | _ | _ | 10 | mA | 5, 6 | | Sleep Mode Supply Current (Device Deselected, Freq = Max, $V_{DD}$ = Max, All Other Inputs Static at CMOS Levels, $ZZ \ge V_{DD} - 0.2 \text{ V}$ ) | IZZ | _ | _ | TBD | mA | 1, 5, 6 | | Clock Running (Device Deselected, Freq = Max, V <sub>DD</sub> = Max, All Inputs Toggling at CMOS Levels) | I <sub>SB4</sub> -225<br>I <sub>SB4</sub> -200<br>I <sub>SB4</sub> -166 | _<br>_<br>_ | _<br>_<br>_ | 100<br>100<br>90 | mA | 5, 7 | | Hold Supply Current (Device Selected, Freq = Max, $V_{DD}$ = Max, $V_{DDQ}$ = Max, $\overline{CKE} \ge V_{DD} - 0.2 \text{ V}$ , All Inputs Static at CMOS Levels) | I <sub>DD1</sub> | 1 | _ | 15 | mA | 6 | ## NOTES: - 1. $\overline{LBO}\,$ and ZZ pins have an internal pullup and will exhibit leakage currents of $\pm\,5~\mu A.$ - 2. Reference AC Operating Conditions and Characteristics for input and timing. - 3. All addresses transition simultaneously low (LSB) then high (MSB). - 4. Data states are all zero. - 5. Device in deselected mode as defined by the Truth Table. - 6. CMOS levels for I/Os are $V_{IT} \le V_{SS} + 0.2 \text{ V}$ or $\ge V_{DDQ} 0.2 \text{ V}$ . CMOS levels for other inputs are $V_{in} \le V_{SS} + 0.2 \text{ V}$ or $\ge V_{DD} 0.2 \text{ V}$ . 7. TTL levels for I/Os are $V_{IT} \le V_{IL}$ or $\ge V_{IH2}$ . TTL levels for other inputs are $V_{in} \le V_{IL}$ or $\ge V_{IH}$ . # $\textbf{CAPACITANCE} \ \, (\text{f} = 1.0 \ \text{MHz}, \ \text{T}_{A} = 0 \ \text{to} \ 70^{\circ}\text{C}, \ \text{Periodically Sampled Rather Than} \ \, 100\% \ \text{Tested})$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------|------------------|-----|-----|-----|------| | Input Capacitance | C <sub>in</sub> | | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | | 7 | 8 | pF | ## **AC OPERATING CONDITIONS AND CHARACTERISTICS** $(V_{DD} = 3.3 \text{ V} \pm 5\%, T_{A} = 0 \text{ to } 70^{\circ}\text{C Unless Otherwise Noted})$ | Input Timing Measurement Reference Level 1.5 V | Output Timing Reference Level 1.5 V | |------------------------------------------------|-------------------------------------------------| | Input Pulse Levels | Output Load See Figure 6 Unless Otherwise Noted | | Input Rise/Fall Time | $R_{ heta JA}$ Under Test | ## READ/WRITE CYCLE TIMING (See Notes 1 and 2) | | | | MCM63Z | Z836–225<br>Z918–225<br>MHz | MCM63Z | 2836–200<br>2918–200<br>MHz | MCM63Z | Z836–166<br>Z918–166<br>MHz | | | |-------------------|-------------------------------------------------------------------|-------------------------------------|---------------------------------|-----------------------------|---------------------------------|-----------------------------|---------------------------------|-----------------------------|------|-------| | Para | meter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Cycle Time | | <sup>t</sup> KHKH | 4.4 | _ | 5 | _ | 6 | _ | ns | | | Clock High Pulse | Width | <sup>t</sup> KHKL | 1.7 | _ | 2 | _ | 2.4 | _ | ns | 3 | | Clock Low Pulse | Width | <sup>t</sup> KLKH | 1.7 | _ | 2 | _ | 2.4 | _ | ns | 3 | | Clock Access Tim | ne | <sup>t</sup> KHQV | _ | 2.6 | _ | 3 | _ | 3.6 | ns | | | Output Enable to | Output Valid | t <sub>GLQV</sub> | _ | 2.6 | _ | 3 | _ | 3.6 | ns | | | Clock High to Out | tput Active | <sup>t</sup> KHQX1 | 0.8 | _ | 0.8 | _ | 0.8 | _ | ns | 4, 5 | | Output Hold Time | ) | <sup>t</sup> KHQX | 0.7 | _ | 0.7 | _ | 0.7 | _ | ns | 4 | | Output Enable to | Output Active | <sup>t</sup> GLQX | 0 | _ | 0 | _ | 0 | _ | ns | 4, 5 | | Output Disable to | Q High–Z | <sup>t</sup> GHQZ | _ | 2.3 | _ | 3 | _ | 3.5 | ns | 4, 5 | | Clock High to Q H | High–Z | <sup>t</sup> KHQZ | 0.8 | 2.4 | 1 | 2.5 | 1 | 3 | ns | 4, 5 | | Setup Times: | Address<br>ADV<br>Data In<br>Write<br>Chip Enable<br>Clock Enable | tADKH tLVKH tDVKH tWVKH tEVKH tCVKH | 1.3<br>1.3<br>1.2<br>1.3<br>1.3 | _ | 1.3<br>1.3<br>1.2<br>1.3<br>1.3 | _ | 1.3<br>1.3<br>1.2<br>1.3<br>1.3 | _ | ns | | | Hold Times: | Address<br>ADV<br>Data In<br>Write<br>Chip Enable<br>Clock Enable | tKHAX tKHLX tKHDX tKHWX tKHEX tKHEX | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | #### NOTES: - 1. Write is defined as any $\overline{\text{SBx}}$ and $\overline{\text{SW}}$ low. Chip Enable is defined as $\overline{\text{SE1}}$ low, SE2 high, and $\overline{\text{SB3}}$ low whenever ADV is low. - 2. All read and write cycle timings are referenced from CK or $\overline{\mathsf{G}}$ . - 3. In order to reduce test correlation issues and to reduce the effects of application specific input edge rate variations on correlation between data sheet parameters and actual system performance, FSRAM AC parametric specifications are always specified at V<sub>DDQ</sub>/2. In some design exercises, it is desirable to evaluate timing using other reference levels. Since the maximum test input edge rate is known and is given in the AC test conditions section of the data sheet as 1 V/ns, one can easily interpolate timing values to other reference levels. - 4. This parameter is sampled and not 100% tested. - 5. Measured at $\pm$ 200 mV from steady state. Figure 6. AC Test Loads NOTE: E is true if $\overline{SE1} = \overline{SE3} = \text{low}$ and SE2 = high. $t_{GLQX}, t_{GLQV}, \text{and} t_{GHQZ} \text{ only apply if } \overline{G} \text{ is toggled. If } \overline{G} \text{ is tied low}$ $t_{KHQX}, t_{KHQV}, \text{ and } t_{KHQZ} \text{ apply.}$ **Figure 7. AC Timing Parameter Definitions** NOTE: Command code definitions are shown in Truth Table. MOTOROLA FAST SRAM MOTOROLA FAST SRAM #### APPLICATION INFORMATION #### SLEEP MODE A sleep mode feature, the ZZ pin, has been implemented on the MCM63Z836 and MCM63Z918. It allows the system designer to place the RAM in the lowest possible power condition by asserting ZZ. The sleep mode timing diagram shows the different modes of operation: Normal Operation, No READ/WRITE Allowed, and Sleep Mode. Each mode has its own set of constraints and conditions that are allowed. Normal Operation: All inputs must meet setup and hold times prior to sleep and tzzrec nanoseconds after recovering from sleep. Clock (K) must also meet cycle high and low times during these periods. Two cycles prior to sleep, initiation of either a read or write operation is not allowed. No READ/WRITE: During the period of time just prior to sleep and during recovery from sleep, the assertion of any write signal is not allowed. If a write operation occurs during these periods, the memory array may be corrupted. Validity of data out from the RAM can not be guaranteed immediately after ZZ is asserted (prior to being in sleep). Sleep Mode: The RAM automatically deselects itself. The RAM disconnects its internal clock buffer. The external clock may continue to run without impacting the RAMs sleep current (I<sub>ZZ</sub>). All inputs are allowed to toggle — the RAM will not be selected and perform any reads or writes. However, if inputs toggle, the I<sub>ZZ</sub> (max) specification will not be met. Note: It is invalid to go from stop clock mode directly into sleep mode. #### SERIAL BOUNDARY SCAN TEST ACCESS PORT OPERATION #### **OVERVIEW** The serial boundary scan test access port (TAP) on this RAM is designed to operate in a manner consistent with IEEE Standard 1149.1–1990 (commonly referred to as JTAG), but does not implement all of the functions required for IEEE 1149.1 compliance. Certain functions have been modified or eliminated because their implementation places extra delays in the RAMs critical speed path. Nevertheless, the RAM supports the standard TAP controller architecture (the TAP controller is the state machine that controls the TAPs operation) and can be expected to function in a manner that does not conflict with the operation of devices with IEEE Standard 1149.1 compliant TAPs. The TAP operates using a 3.3 V tolerant logic level signaling. ## **DISABLING THE TEST ACCESS PORT** It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfering with normal operation of the device, $\overline{TRST}$ should be tied low and TCK, TDI, and TMS should be pulled through a resistor to 3.3 V. TDO should be left unconnected. ## TAP DC OPERATING CHARACTERISTICS $(T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|-------------------|-------|------|------|-------| | Input Logic Low | V <sub>IL</sub> 1 | - 0.5 | 0.8 | V | | | Input Logic High | V <sub>IH</sub> 1 | 2 | 3.6 | ٧ | | | Input Leakage Current | l <sub>lkg</sub> | _ | ± 10 | μА | 1 | | Output Logic Low | V <sub>OL</sub> 1 | _ | 0.4 | V | 2 | | Output Logic High | V <sub>OH</sub> 1 | 2.4 | _ | V | | #### NOTES: - 1. 0 V $\leq$ V<sub>in</sub> $\leq$ V<sub>DDQ</sub> for all logic input pins. - 2. For $V_{OL} = 0.4 \text{ V}$ , 14 mA $\leq I_{OL} \leq$ 28 mA. ## TAP AC OPERATING CONDITIONS AND CHARACTERISTICS (T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted) # **AC TEST CONDITIONS** | Parameter | Value | Unit | |---------------------------------------------------|----------|------| | Input Timing Reference Level | 1.5 | V | | Input Pulse Levels | 0 to 3.0 | V | | Input Rise/Fall Time (20% to 80%) | 1 | V/ns | | Output Timing Reference Level | 1.5 | V | | Output Load (See Figure 6 Unless Otherwise Noted) | _ | _ | ## **TAP CONTROLLER TIMING** | Parameter | | Symbol | Min | Max | Unit | Notes | |---------------------|-----------------------|-----------------------------------------------------------|----------------|-----|------|-------| | TCK Cycle Time | | <sup>t</sup> THTH | 60 | _ | ns | | | TCK Clock High Time | | tΤΗ | 25 | _ | ns | | | TCK Clock Low Time | | tTL | 25 | _ | ns | | | TDO Access Time | | <sup>t</sup> TLQV | 1 | 10 | ns | | | TRST Pulse Width | | <sup>t</sup> TSRT | 40 | _ | ns | | | Setup Times | Capture<br>TDI<br>TMS | <sup>t</sup> CS<br><sup>t</sup> DVTH<br><sup>t</sup> MVTH | 5<br>5<br>5 | _ | ns | 1 | | Hold Times | Capture<br>TDI<br>TMS | <sup>t</sup> CH<br><sup>t</sup> THDX<br><sup>t</sup> THMX | 13<br>14<br>14 | _ | ns | 1 | ## NOTE: ## TAP CONTROLLER TIMING DIAGRAM <sup>1.</sup> $t_{CS}$ and $t_{CH}$ define the minimum pauses in RAM I/O transitions to assure accurate pad data capture. # MCM63Z836 BOUNDARY SCAN ORDER | Bit No. | Signal Name | Bump ID | |---------|-------------|---------| | 1 | SA | TBD | | 2 | SA | TBD | | 3 | SA | TBD | | 4 | SA | TBD | | 5 | SA | TBD | | 6 | SA | TBD | | 7 | SA | TBD | | 8 | DQa | TBD | | 9 | DQa | TBD | | 10 | DQa | TBD | | 11 | DQa | TBD | | 12 | DQa | TBD | | 13 | DQa | TBD | | 14 | DQa | TBD | | 15 | DQa | TBD | | 16 | DQa | TBD | | 17 | ZZ | TBD | | 18 | DQb | TBD | | 19 | DQb | TBD | | 20 | DQb | TBD | | 21 | DQb | TBD | | 22 | DQb | TBD | | 23 | DQb | TBD | | 24 | DQb | TBD | | 25 | DQb | TBD | | 26 | DQb | TBD | | 27 | SA | TBD | | 28 | SA | TBD | | 29 | SA | TBD | | 30 | ADV | TBD | | 31 | G | TBD | | 32 | CKE | TBD | | 33 | SW | TBD | | 34 | CK | TBD | | 35 | SE3 | TBD | | Bit No. | Signal Name | Bump ID | |---------|-----------------|---------| | 36 | SBa | TBD | | 37 | SEb | TBD | | 38 | SBc | TBD | | 39 | SBd | TBD | | 40 | SE2 | TBD | | 41 | SE1 | TBD | | 42 | SA | TBD | | 43 | SA | TBD | | 44 | DQc | TBD | | 45 | DQc | TBD | | 46 | DQc | TBD | | 47 | DQc | TBD | | 48 | DQc | TBD | | 49 | DQc | TBD | | 50 | DQc | TBD | | 51 | DQc | TBD | | 52 | DQc | TBD | | 53 | V <sub>DD</sub> | TBD | | 54 | DQd | TBD | | 55 | DQd | TBD | | 56 | DQd | TBD | | 57 | DQd | TBD | | 58 | DQd | TBD | | 59 | DQd | TBD | | 60 | DQd | TBD | | 61 | DQd | TBD | | 62 | DQd | TBD | | 63 | LBO | TBD | | 64 | SA | TBD | | 65 | SA | TBD | | 66 | SA | TBD | | 67 | SA | TBD | | 68 | SA1 | TBD | | 69 | SA0 | TBD | | | | | MOTOROLA FAST SRAM # MCM63Z918 BOUNDARY SCAN ORDER | Bit No. | Signal Name | Bump ID | |---------|-------------|---------| | 1 | SA | TBD | | 2 | SA | TBD | | 3 | SA | TBD | | 4 | SA | TBD | | 5 | SA | TBD | | 6 | SA | TBD | | 7 | SA | TBD | | 8 | DQa | TBD | | 9 | DQa | TBD | | 10 | DQa | TBD | | 11 | DQa | TBD | | 12 | ZZ | TBD | | 13 | DQa | TBD | | 14 | DQa | TBD | | 15 | DQa | TBD | | 16 | DQa | TBD | | 17 | DQa | TBD | | 18 | SA | TBD | | 19 | SA | TBD | | 20 | SA | TBD | | 21 | SA | TBD | | 22 | ADV | TBD | | 23 | G | TBD | | 24 | CKE | TBD | | 25 | SW | TBD | | Bit No. | Signal Name | Bump ID | |---------|-------------|---------| | 26 | CK | TBD | | 27 | SE3 | TBD | | 28 | SBa | TBD | | 29 | SBb | TBD | | 30 | SB2 | TBD | | 31 | SE1 | TBD | | 32 | SA | TBD | | 33 | SA | TBD | | 34 | DQb | TBD | | 35 | DQb | TBD | | 36 | DQb | TBD | | 37 | DQb | TBD | | 38 | $V_{DD}$ | TBD | | 39 | DQb | TBD | | 40 | DQb | TBD | | 41 | DQb | TBD | | 42 | DQb | TBD | | 43 | DQb | TBD | | 44 | LBO | TBD | | 45 | SA | TBD | | 46 | SA | TBD | | 47 | SA | TBD | | 48 | SA | TBD | | 49 | SA1 | TBD | | 50 | SA0 | TBD | #### **TEST ACCESS PORT PINS** #### TCK — TEST CLOCK (INPUT) Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. ## TMS — TEST MODE SELECT (INPUT) The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will not produce the same result as a logic 1 input level (not IEEE 1149.1 compliant). ## TDI — TEST DATA IN (INPUT) The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction register (refer to Figure 9). An undriven TDI pin will not produce the same result as a logic 1 input level (not IEEE 1149.1 compliant). #### TDO — TEST DATA OUT (OUTPUT) Output that is active depending on the state of the TAP state machine (refer to Figure 9). Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. ## TRST — TAP RESET The TRST is an asynchronous input that resets the TAP controller and preloads the instruction register with the IDCODE command. This type of reset does not affect the operation of the system logic. The reset affects test logic only. #### **TEST ACCESS PORT REGISTERS** ## **OVERVIEW** The various TAP registers are selected (one at a time) via the sequences of 1s and 0s input to the TMS pin as the TCK is strobed. Each of the TAPs registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on the subsequent falling edge of TCK. When a register is selected, it is "placed" between the TDI and TDO pins. #### **INSTRUCTION REGISTER** The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run test/idle or the various data register states. The instructions are 3 bits long. The register can be loaded when it is placed between the TDI and TDO pins. The parallel outputs of the instruction register are automatically preloaded with the IDCODE instruction when TRST is asserted or whenever the controller is placed in the test–logic–reset state. The two least significant bits of the serial instruction register are loaded with a binary "or" pattern in the capture–IR state. #### **BYPASS REGISTER** The bypass register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAMs TAP to another device in the scan chain with as little delay as possible. #### **BOUNDARY SCAN REGISTER** The boundary scan register is identical in length to the number of active input and I/O connections on the RAM (not counting the TAP pins). This also includes a number of place holder locations (always set to a logic 0) reserved for density upgrade address pins. There are a total of 67 bits in the case of the x36 device and 48 bits in the case of the x18 device. The boundary scan register, under the control of the TAP controller, is loaded with the contents of the RAMs I/O ring when the controller is in capture—DR state and then is placed between the TDI and TDO pins when the controller is moved to shift—DR state. The Bump/Bit Scan Order table describes which device bump connects to each boundary scan register location. The first column defines the bit's position in the boundary scan register. The shift register bit nearest TDO (i.e., first to be shifted out) is defined as bit 1. The second column is the name of the input or I/O at the bump and the third column is the bump number. #### **IDENTIFICATION (ID) REGISTER** The ID register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in capture–DR state with the IDCODE command loaded in the instruction register. The code is loaded from a 32-bit on–chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into shift–DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. #### **ID Register Presence Indicator** | Bit No. | 0 | |---------|---| | Value | 1 | # Motorola JEDEC ID Code (Compressed Format, per IEEE Standard 1149.1–1990 | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |---------|----|----|---|---|---|---|---|---|---|---|---| | Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | ## **Reserved For Future Use** | Bit No. | 17 | 16 | 15 | 14 | 13 | 12 | |---------|----|----|----|----|----|----| | Value | х | х | х | х | х | х | ## **Device Width** | Bit No. | 22 | 21 | 20 | 19 | 18 | |-----------|----|----|----|----|----| | 256K x 36 | 0 | 0 | 1 | 0 | 0 | | 512K x 18 | 0 | 0 | 0 | 1 | 1 | #### **Device Depth** | Bit No. | 27 | 26 | 25 | 24 | 23 | |-----------|----|----|----|----|----| | 256K x 36 | 0 | 0 | 1 | 1 | 0 | | 512K x 18 | 0 | 0 | 1 | 1 | 1 | ## **Revision Number** | Bit No. | 31 | 30 | 29 | 28 | |---------|----|----|----|----| | Value | 0 | 0 | 0 | 0 | Figure 8. ID Register Bit Meanings #### TAP CONTROLLER INSTRUCTION SET #### **OVERVIEW** There are two classes of instructions defined in the IEEE Standard 1149.1–1990; the standard (public) instructions and device specific (private) instructions. Some public instructions, are mandatory for IEEE 1149.1 compliance. Optional public instructions must be implemented in prescribed ways. Although the TAP controller in this device follows the IEEE 1149.1 conventions, it is not IEEE 1149.1 compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but can not be used to load address, data, or control signals into the RAM or to preload the I/O buffers. In other words, the device will not perform IEEE 1149.1 EXTEST, INTEST, or the preload portion of the SAMPLE/PRELOAD command. When the TAP controller is placed in capture—IR state, the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the shift—IR state the instruction register is placed between TDI and TDO. In this state, the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to update—IR state. The TAP instruction sets for this device are listed in the following tables. ## STANDARD (PUBLIC) INSTRUCTIONS #### **BYPASS** The BYPASS instruction is loaded in the instruction register when the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift–DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. ## SAMPLE/PRELOAD SAMPLE/PRELOAD is an IEEE 1149.1 mandatory public instruction. When the SAMPLE/PRELOAD instruction is loaded in the instruction register, moving the TAP controller out of the capture—DR state loads the data in the RAMs input and I/O buffers into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK), it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results can not be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture setup, plus hold time (tCS plus tCH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register. Moving the controller to shift–DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the update–DR state with the SAMPLE/PRELOAD instruction loaded in the instruction register has the same effect as the pause–DR command. This functionality is not IEEE 1149.1 compliant. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register, whatever length it may be in the device, is loaded with all logic 0s. EXTEST is not implemented in this device. #### **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture–DR mode and places the ID register between the TDI and TDO pins in shift–DR mode. The IDCODE instruction is the default instruction loaded in at TRST assertion and any time the controller is placed in the test–logic–reset state. ## THE DEVICE SPECIFIC (PUBLIC) INSTRUCTION #### SAMPLE-Z If the HIGH–Z instruction is loaded in the instruction register, all DQ pins are forced to an inactive drive state (High–Z) and the bypass register is connected between TDI and TDO when the TAP controller is moved to the shift–DR state. # THE DEVICE SPECIFIC (PRIVATE) INSTRUCTION #### NO OP Do not use these instructions; they are reserved for future use. # STANDARD AND DEVICE SPECIFIC (PUBLIC) INSTRUCTION CODES | Instruction | Code* | Description | | |----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IDCODE | 001** | Preloads ID register and places it between TDI and TDO. Does not affect RAM operation. | | | HIGH–Z | 010 | Captures I/O ring contents. Places the bypass register between TDI and TDO. Forces all DQ pins to High–Z. <b>NOT IEEE 1149.1 COMPLIANT.</b> | | | BYPASS | 011 | Places bypass register between TDI and TDO. Does not affect RAM operation. <b>NOT IEEE 1149.1 COMPLIANT.</b> | | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect RAM operation. Does not implement IEEE 1149.1 Preload function. <b>NOT IEEE 1149.1 COMPLIANT.</b> | | <sup>\*</sup>Instruction codes expressed in binary, MSB on left, LSB on right. # STANDARD (PRIVATE) INSTRUCTION CODES | Instruction | Code* | Description | | |-------------|-------|------------------------------------------------------------------|--| | NO OP | 000 | Do not use these instructions; they are reserved for future use. | | | NO OP | 101 | Do not use these instructions; they are reserved for future use. | | | NO OP | 110 | Do not use these instructions; they are reserved for future use. | | | NO OP | 111 | Do not use these instructions; they are reserved for future use. | | <sup>\*</sup> Instruction codes expressed in binary, MSB on left, LSB on right. NOTE: The value adjacent to each state transition represents the signal present at TMS at the rising edge of TCK. Figure 9. TAP Controller State Diagram <sup>\*\*</sup> Default instruction automatically loaded when TRST asserted or in test–logic–reset state. # ORDERING INFORMATION (Order by Full Part Number) ## **PACKAGE DIMENSIONS** ## TQ PACKAGE **TQFP** CASE 983A-01 #### SECTION B-B #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. 4. DATUMS -A-, -B- AND -D- TO BE DETERMINED AT DATUM PLANE -H-. 5. DIMENSIONS D AND E TO BE DETERMINED AT SEATING PLANE -C-. 6. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS D1 AND B1 DO - (0.010) PER SIDE. DIMENSIONS D1 AND B1 DO INCLUDE MOLD MISMATCH AND ARE - DETERMINED AT DATUM PLANE -H-. 7. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE b DIMENSION TO EXCEED 0.45 | | MILLIN | IETERS | INCHES | | | | |-----|-----------|--------|-----------|-----------|--|--| | DIM | MIN MAX | | MIN | MAX | | | | Α | | 1.60 | _ | 0.063 | | | | A1 | 0.05 | 0.15 | 0.002 | 0.006 | | | | A2 | 1.35 | 1.45 | 0.053 | 0.057 | | | | b | 0.22 | 0.38 | 0.009 | 0.015 | | | | b1 | 0.22 | 0.33 | 0.009 | 0.013 | | | | С | 0.09 | 0.20 | 0.004 | 0.008 | | | | c1 | 0.09 | 0.16 | 0.004 | 0.006 | | | | D | 22.00 | BSC | 0.866 | 0.866 BSC | | | | D1 | 20.00 | BSC | 0.787 BSC | | | | | E | 16.00 BSC | | 0.630 BSC | | | | | E1 | 14.00 BSC | | 0.551 BSC | | | | | е | 0.65 BSC | | 0.026 BSC | | | | | L | 0.45 0.75 | | 0.018 | 0.030 | | | | L1 | 1.00 REF | | 0.039 REF | | | | | L2 | 0.50 | REF | 0.020 REF | | | | | S | 0.20 | | 0.008 | | | | | R1 | 0.08 | 0.08 | | | | | | R2 | 0.08 0.20 | | 0.003 | 0.008 | | | | θ | 0 ° | 7° | 0 ° | 7° | | | | θ1 | 0 ° | | 0 ° | | | | | θ2 | 11 ° | 13° | 11 ° | 13° | | | | θ3 | 11 ° | 13 ° | 11 ° | 13° | | | #### ZP PACKAGE 7 x 17 BUMP PBGA CASE 999-02 #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - ALL DIMENSIONS IN MILLIMETERS. DIMENSION b IS THE MAXIMUM SOLDER BALL - DIMENSION 6 IS THE MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DEFINED BY - DATUM A, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | | 2.40 | | | | A1 | 0.50 | 0.70 | | | | A2 | 1.30 | 1.70 | | | | A3 | 0.80 | 1.00 | | | | D | 22.00 BSC | | | | | D1 | 20.32 BSC | | | | | D2 | 19.40 | 19.60 | | | | Е | 14.00 BSC | | | | | E1 | 7.62 BSC | | | | | E2 | 11.90 | 12.10 | | | | b | 0.60 | 0.90 | | | | е | 1.27 BSC | | | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights or others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Motor How to reach us **USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado, 80217. 1-303-675-2140 or 1-800-441-2447 Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System - US & Canada ONLY 1-800-774-1848 - http://sps.motorola.com/mfax/ JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141, 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488 **ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334 Mfax is a trademark of Motorola, Inc. **CUSTOMER FOCUS CENTER:** 1-800-521-6274 HOME PAGE: http://motorola.com/sps/ MCM63Z836/D