### GM72V56441BT/BLT 16,777,216 WORD x 4 BIT x 4 BANK SYNCHRONOUS DYNAMIC RAM ### Description TheGM72V56441BT/BLT is a synchronous dynamic random access memory comprised of 268,435,456 memory cells and logic including input and output circuits operating synchronously by referring to the positive edge of the externally provided clock. The GM72V56441BT/BLT provides four banks of 16,777,216 word by 4 bit to realize high bandwidth with the clock frequency up to 133 Mhz. #### **Features** - \* PC133/PC100/PC66 Compatible - -75(PC133)/-8(125MHz) - -7K(PC100,2-2-2)/-7J(PC100,3-2-2) - \* JEDEC standard 3.3V power supply - \* LVTTL interface - \* Max clock frequency 100 / 125 / 133 MHz - \* 8,192 refresh cycle per 64 ms Two kind of refresh operation Auto refresh/ Self refresh - \* Programmable burst access capability; - Sequence: Sequential / Interleave - Length :1/2/4/8/FP - \* Programmable CAS latency: 2/3 - 4 Banks can operate independently or simultaneously - \* Burst read/burst write or burst read/single write operation capability - \* Input and output masking by DQM input - One clock of back to back read or write command interval - \* Synchronous power down and clock suspend capability with one clock latency for both entry and exit ### Pin Configuration #### Pin Name | Clock | |---------------------------------| | Clock Enable | | Chip Select | | Row Address Strobe | | Column Address Strobe | | Write Enable | | Address input | | Address input or Auto Precharge | | Bank select | | Data input / Data output | | Data input / output Mask | | Vcc for DQ | | Vss for DQ | | Power for internal circuit | | Ground for internal circuit | | No Connection | | | ### **Block Diagram** ## Pin Description | Pin Name | DESCRIPTION | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK (input pin) | CLK is the master clock input to this pin. The other input signals are referred at CLK rising edge. | | CKE (input pin) | This pin determines whether or not the next CLK is valid. If CKE is High, the next CLK rising edge is valid. If CKE is Low, the next CLK rising edge is invalid. This pin is used for power-down and clock suspend modes. | | CS<br>(input pin) | When $\overline{CS}$ is Low, the command input cycle becomes valid. When $\overline{CS}$ is high, all inputs are ignored. However, internal operations (bank active, burst operations, etc.) are held. | | RAS, CAS, and WE (input pins) | Although these pin names are the same as those of conventional DRAMs, they function in a different way. These pins define operation commands (read, write, etc.) depending on the combination of their voltage levels. For details, refer to the command operation section. | | A0 ~ A12<br>(input pins) | Row address (AX0 to AX12) is determined by A0 to A12 level at the bank active command cycle CLK rising edge. Column address(AY0 to AY8; GM72V561641BT/BLT, AY0 to AY9; GM72V56841BT/BLT, AY0 to AY9,AY11; GM72V56441BT/BLT) is determined by A0 to A8, A9 or A11 (A8; GM72V561641BT/BLT, A9;GM72V56841BT/BLT, A11; GM72V56441BT/BLT) level at the read or write command cycle CLK rising edge. And this column address becomes burst access start address. A10 defines the precharge mode. When A10 = High at the precharge command cycle, all banks are precharged. But when A10 = Low at the precharge command cycle, only the bank that is selected by BA0/BA1 (BS) is precharged. | | BA0/BA1<br>(input pin) | BA0/BA1 are bank select signal (BS). The memory array of the GM72V561641BT/BLT, the GM72V56841BT/BLT, and the GM72V56441BT/BLT is divided into bank 0, bank 1, bank2 and bank 3. GM72V561641BT/BLT contain 8192-row x 512-column x 16-bits. GM72V56841BT/BLT contain 8192-row x 1024-column x 8-bits. GM72V56441BT/BLT contain 8192-row x 2048-column x 4-bits. If BA0 is Low and if BA1 is Low, bank 0 is selected. If BA0 is High and BA1 is Low, bank 1 is selected. If BA0 is High, bank 2 is selected. If BA0 is High, bank 3 is selected. | | DQM,<br>DQMU/DQML<br>(input pins) | DQM, DQMU/DQML controls input/output buffers. - Read operation: If DQM, DQMU/DQML is High, The output buffer becomes High-Z. If the DQM, DQMU/DQML is Low, the output buffer becomes Low-Z. - Write operation: If DQM, DQMU/DQML is High, the previous data is held (the new data is not written). If DQM, DQMU/DQML is Low, the data is written. | ## Pin Description(Continued) | Pin Name | DESCRIPTION | |-------------------------------------|----------------------------------------------------------------------------------------------------| | DQ0 ~ DQ3<br>(I/O pins) | Data is input and output from these pins. These pins are the same as those of a conventional DRAM. | | Vcc and Vccq<br>(power supply pins) | 3.3 V is applied. (Vcc is for the internal circuit and Vccq is for the output buffer.) | | Vss and Vsso (power supply pins) | Ground is connected. (Vss is for the internal circuit and Vssq is for the output buffer.) | | NC | No Connection pins. | ### **Command Operation** ### **Command Truth Table** The synchronous DRAM recognizes the following commands specified by the CS, RAS, CAS, WE and address pins. | Function | Symbol | Cŀ | Œ | <u>cs</u> | RAS | CAS | WE | BA0~ | A10 | A0~ | |------------------------------------|----------|-----|---|-----------|-------|-----|----|------|------|-----| | - unction | Symbol | n-1 | n | | TO 15 | CAS | "" | BA1 | 7110 | A12 | | Ignore command | DESL | Н | X | Н | X | X | X | X | X | X | | No Operation | NOP | Н | X | L | Н | Н | Н | X | X | X | | Burst stop in full page | BST | Н | X | L | Н | Н | L | X | X | X | | Column address and read command | READ | Н | X | L | Н | L | Н | V | L | V | | Read with auto-precharge | READ A | Н | X | L | Н | L | Н | V | Н | V | | Column address and write command | WRIT | Н | X | L | Н | L | L | V | L | V | | Write with auto-precharge | WRIT A | Н | X | L | Н | L | L | V | Н | V | | Row address strobe and bank active | ACTV | Н | X | L | L | Н | Н | V | V | V | | Precharge select bank | PRE | Н | X | L | L | Н | L | V | L | X | | Precharge all banks | PALL | Н | X | L | L | Н | L | X | Н | X | | Refresh | REF/SELF | Н | V | L | L | L | Н | X | X | X | | Mode register set | MRS | Н | X | L | L | L | L | V | V | V | <sup>\*</sup> Notes: H: VIII, L: VIII, X: VIII or VIII, V: Valid address input **Ignore command [DESL]:** When this command is set ( $\overline{CS}$ is High), the synchronous DRAM ignores command input at the clock. However, the internal status is held. **No operation [NOP]:** This command is not an execution command. However, the internal operations continue. Burst stop in full page [BST]: This command stops a full-page burst operation (burst length = full-page(512; GM72V561641BT/BLT, 1024; GM72V56841BT/BLT, 2048; GM72V56441AT/ALT)), and is illegal otherwise. Full page burst continues until this command is input. When data input/output is completed for full-page of data, it automatically returns to the start address, and input/output is performed repeatedly. Column address strobe and read command [READ]: This command starts a read operation. In addition, the start address of burst read is determined by the column address (AY0 to AY8; GM72V561641BT/BLT, AY0 to AY9; GM72V56841BT/BLT, AY0 to AY9,AY11; GM72V56441BT/BLT) and the bank select address (BA0/BA1). After the read operation, the output buffer becomes High-Z. **Read with auto-precharge [READ A]:** This command automatically performs a precharge operation after a burst read with a burst length of 1, 2, 4 or 8. When the burst length is full-page, this command is illegal. Column address strobe and write command [WRIT]: This command starts a write operation. When the burst write mode is selected, the column address (AYO to AY8; GM72V561641BT/BLT, AYO to AY9; GM72V56841BT/BLT, AYO to AY9,AY11; GM72V56441BT/BLT) and the bank select address (BA0/BA1) become the burst write start address. When the single write mode is selected, data is only written to the location specified by the column address (AY0 to AY8; GM72V561641BT/BLT, AY0 AY9: to GM72V56841BT/BLT, AY0 to AY9,AY11; GM72V56441BT/BLT) and the bank select address (BA0/BA1). Write with auto-precharge [WRIT A]: This command automatically performs a precharge operation after a burst write with a length of 1, 2, 4 or 8, or after a single write operation. When the burst length is full-page, this command is illegal. Row address strobe and bank activate [ACTV]: This command activates the bank that is selected by BA0/BA1(BS) and determines the row address (AX0 to AX12). If BA0 is Low and if BA1 is Low, bank 0 is activated. If BA0 is High and BA1 is Low, bank 1 is activated. If BA0 is Low and BA1 is High, bank 2 is activated. If BA0 is High and BA1 is High, bank 3 is activated. Precharge selected bank [PRE]: This command starts precharge operation for the bank selected by BA0/BA1. If BA0 is Low and if BA1 is Low, bank 0 is selected. If BA0 is High and BA1 is Low, bank 1 is selected. If BA0 is Low and BA1 is High, bank 2 is selected. If BA0 is High and BA1 is High, bank 3 is selected. **Precharge all banks [PALL]:** This command starts a precharge operation for all banks. **Refresh** [REF/SELF]: This command starts the refresh operation. There are two types of refresh operation, the one is auto-refresh, and the other is self-refresh. For details, refer to the CKE truth table section. Mode register set [MRS]: Synchronous DRAM has a mode register that defines how it operates. The mode register is specified by the address pins (A0 to A12) at the mode register set cycle. For details, refer to the mode register configuration. After power on, the contents of the mode register are undefined, execute the mode register set command to set up the mode register. ### **DQM Truth Table** | Function | Symbol | СКЕ | | DQM | |------------------------------|--------|-----|---|-----| | Lunction | Symbol | n-1 | n | DQM | | Write enable/output enable | ENB | Н | X | L | | Write inhibit/output disable | MASK | Н | X | Н | \* Notes: H: VIII, L: VIII, X: VIII or VIII. Write: IDID is needed. Read: IDOD is needed. The GM72V56441BT/BLT can mask input/output data by means of DQM. During reading, the output buffer is set to Low-Z by setting DQM to Low, enabling data output. On the other hand, when DQM is set to High, the output buffer becomes High-Z, disabling data output. During writing, data is written by setting DQM to Low. When DQM is set to High, the previous data is held (the new data is not written). Desired data can be masked during burst read or burst write by setting DQM. For details, refer to the DQM control section of the GM72V56441BT/BLT operating instructions. #### **CKE Truth Table** | Current | Function | С | Œ_ | <del>c</del> s | RAS | CAS | WE | Address | | |---------------|----------------------------|---------|------|----------------|-----|-----|-----|---------|--------| | State | runction | | n -1 | n | | KAS | CAS | WE | radios | | Active | Clock suspend mode entry | | Н | L | Н | X | X | X | X | | Any | Clock suspend | | L | L | X | X | X | X | X | | Clock Suspend | Clock suspend<br>mode exit | | L | Н | X | X | X | X | X | | Idle | Auto-refresh<br>command | (REF) | Н | Н | L | L | L | Н | X | | Idle | Self-refresh<br>entry | (SELF) | Н | L | L | L | L | Н | X | | Idle | Power down | | Н | L | L | Н | Н | Н | X | | idic | entry | | Н | L | Н | X | X | X | X | | Self refresh | Self refresh | (SELFX) | L | Н | L | Н | Н | Н | X | | | exit | | L | Н | Н | X | X | X | X | | Power down | Power down<br>Exit | | L | Н | L | Н | Н | Н | X | | | EXIL | | L | Н | Н | X | X | X | X | <sup>\*</sup> Notes: H: VIII, L: VIII, X: VIII or VIII. Clock suspend mode entry: The synchronous DRAM enters clock suspend mode from active mode by setting CKE to Low. The clock suspend mode changes depending on the current status (1 clock before) as shown below. **ACTIVE clock suspend:** This suspend mode ignores inputs after the next clock by internally maintaining the bank active status. **READ suspend and READ A suspend:** The data being output is held (and continues to be output). **WRITE** suspend and WRIT A suspend: In this mode, external signals are not accepted. However, the internal state is held. **Clock suspend:** During clock suspend mode, keep the CKE to Low. **Clock suspend mode exit:** The synchronous DRAM exits from clock suspend mode by setting CKE to High during the clock suspend state. **IDLE:** In this state, all banks are not selected, and completed precharge operation. Auto-refresh command[REF]: When this command is input from the IDLE state, the **DRAM** synchronous starts auto-refresh operation. (The auto-refresh is the same as the CBR refresh of conventional DRAMs.) During the auto-refresh operation, refresh address and bank select address are generated inside the synchronous DRAM. For every auto-refresh cycle, the internal address counter is updated. Accordingly, 8,192 times are required to refresh the entire memory. Before executing the autorefresh command, all the banks must be in the IDLE state. In addition, since the precharge for all banks is automatically performed after autorefresh, no precharge command is required after auto-refresh. Self-refresh entry[SELF]: When this command is input during the IDLE state, the synchronous DRAM starts self-refresh operation. After the execution of this command, self-refresh continues while CKE is Low. Since self-refresh is performed internally and automatically, external refresh operations are unnecessary. **Self-refresh exit**[SELFX]: When this command is executed during self-refresh mode, the synchronous DRAM can exit from self-refresh mode. After exiting from self-refresh mode, the synchronous DRAM enters the IDLE state. **Power down mode entry:** When this command is executed during the IDLE state, the synchronous DRAM enters power down mode. In power down mode, power consumption is suppressed by cutting off the initial input circuit. **Power down exit:** When this command is executed at the power down mode, the synchronous DRAM can exit from power down mode. After exiting from power down mode, the synchronous DRAM enters the IDLE state. #### **Function Truth Table** The following table shows the operations that are performed when each command is issued in each mode of the synchronous DRAM. | Current state | <del>c</del> s | RAS | CAS | WE | Address | Command | Operation | |---------------|----------------|-----|-----|----|-------------|-------------|----------------------| | Precharge | Н | X | X | X | X | DESL | Enter IDLE after trp | | | L | Н | Н | Н | X | NOP | Enter IDLE after trp | | | L | Н | Н | L | X | BST | NOP | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | ILLEGAL | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | ILLEGAL | | | L | L | Н | Н | BA, RA | ACTV | ILLEGAL | | | L | L | Н | L | BA, A10 | PRE, PALL | NOP | ## **Function Truth Table (Continued)** | Current state | <del>c</del> s | RAS | CAS | WE | Address | Command | Operation | |---------------|----------------|-----|-----|----|-------------|-------------|-------------------------------------------| | Precharge | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | | Idle | Н | X | X | X | X | DESL | NOP | | | L | Н | Н | Н | X | NOP | NOP | | | L | Н | Н | L | X | BST | NOP | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | ILLEGAL | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | ILLEGAL | | | L | L | Н | Н | BA, RA | ACTV | Bank and row active | | | L | L | Н | L | BA, A10 | PRE, PALL | NOP | | | L | L | L | Н | X | REF, SELF | Refresh | | | L | L | L | L | MODE | MRS | Mode register set | | Row active | Н | X | X | X | X | DESL | NOP | | | L | Н | Н | Н | X | NOP | NOP | | | L | Н | Н | L | X | BST | NOP | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | Begin read | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | Begin write | | | L | L | Н | Н | BA, RA | ACTV | Other bank active *3 ILLEGAL on same bank | | | L | L | Н | L | BA, A10 | PRE, PALL | Precharge | | | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | LG Semicon ## **Function Truth Table (Continued)** | Current state | <del>c</del> s | RAS | CAS | WE | Address | Command | Operation | |--------------------------|----------------|-----|-----|----|-------------|-------------|-------------------------------------------------| | Read | Н | X | X | X | X | DESL | Continue burst to end | | | L | Н | Н | Н | X | NOP | Continue burst to end | | | L | Н | Н | L | X | BST | Burst stop to full page | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | Continue burst read to CAS latency and New read | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | Term burst read/start write | | | L | L | Н | Н | BA, RA | ACTV | Other bank active *3 ILLEGAL on same bank | | | L | L | Н | L | BA, A10 | PRE, PALL | Term burst read and Precharge | | | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | | Read with auto-precharge | Н | X | X | X | X | DESL | Continue burst to end and precharge | | precharge | L | Н | Н | Н | X | NOP | Continue burst to end and precharge | | | L | Н | Н | L | X | BST | ILLEGAL | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | ILLEGAL | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | ILLEGAL | | | L | L | Н | Н | BA, RA | ACTV | Other bank active *3 ILLEGAL on same bank | | | L | L | Н | L | BA, A10 | PRE, PALL | ILLEGAL | | | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | LG Semicon ## **Function Truth Table (Continued)** | Current state | <del>c</del> s | RAS | CAS | WE | Address | Command | Operation | |---------------------------|----------------|-----|-----|----|-------------|-------------|-------------------------------------------| | Write | Н | X | X | X | X | DESL | Continue burst to end | | | L | Н | Н | Н | X | NOP | Continue burst to end | | | L | Н | Н | L | X | BST | Burst stop on full page | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | Term burst and New read | | | L<br> | Н | L | L | BA, CA, A10 | WRIT/WRIT A | Term burst and New write | | | L | L | Н | Н | BA, RA | ACTV | Other bank active *3 ILLEGAL on same bank | | | L | L | Н | L | BA, A10 | PRE, PALL | Term burst write and precharge*2 | | | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | | Write with auto-precharge | Н | X | X | X | X | DESL | Continue burst to end and precharge | | precharge | L | Н | Н | Н | X | NOP | Continue burst to end and precharge | | | L | Н | Н | L | X | BST | ILLEGAL | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | ILLEGAL | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | ILLEGAL | | | L | L | Н | Н | BA, RA | ACTV | Other bank active *3 ILLEGAL on same bank | | | L | L | Н | L | BA, A10 | PRE, PALL | ILLEGAL | | | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | ### **Function Truth Table (Continued)** | Current state | <del>C</del> S | RAS | CAS | WE | Address | Command | Operation | |----------------|----------------|-----|-----|----|-------------|-------------|----------------------| | Refresh | Н | X | X | X | X | DESL | Enter IDLE after tRC | | (auto-refresh) | L | Н | Н | Н | X | NOP | Enter IDLE after tRC | | | L | Н | Н | L | X | BST | Enter IDLE after tRC | | | L | Н | L | Н | BA, CA, A10 | READ/READ A | ILLEGAL | | | L | Н | L | L | BA, CA, A10 | WRIT/WRIT A | ILLEGAL | | | L | L | Н | Н | BA, RA | ACTV | ILLEGAL | | | L | L | Н | L | BA, A10 | PRE, PALL | ILLEGAL | | | L | L | L | Н | X | REF, SELF | ILLEGAL | | | L | L | L | L | MODE | MRS | ILLEGAL | \* Notes: 1. H: VIH, L: VIL, X: VIH or VIL. The other combinations are inhibit. - 2. An interval of trwl is required between the final valid data input and the precharge command. - 3. If trrd is not satisfied, this operation is illegal. - 4. BA:Bank Address, RA:Row Address, CA:Column Address #### From [PRECHARGE] To [DESL], [NOP] or [BST]: When these commands are executed, the synchronous DRAM enters the IDLE state after t<sub>RP</sub> has elapsed from the completion of precharge #### From [IDLE] To [DESL], [NOP], [BST], [PRE] or [PALL]: These commands result in no operation. To [ACTV]: The bank specified by the address pins and the ROW address is activated. **To** [REF], [SELF]: The synchronous DRAM enters refresh mode (auto-refresh or self-refresh). **To [MRS]:** The synchronous DRAM enters the mode register set cycle. #### From [ROW ACTIVE] To [DESL], [NOP] or [BST]: These commands result in no operation. **To [READ], [READ A]:** A read operation starts. (However, an interval of t<sub>RCD</sub> is required.) **To [WRIT], [WRIT A]:** A write operation starts. (However, an interval of trop is required.) To [ACTV]: This command makes the other bank active. (However, an interval of transition is required.) Attempting to make the currently active bank active results in an illegal command. **To [PRE], [PALL]:** These commands set the synchronous DRAM to precharge mode. (However, an interval of tras is required.) #### From [READ] **To [DESL], [NOP]:** These commands continue read operations until the burst operation is completed. **To [BST]:** This command stops a full-page burst. **To [READ], [READ A]:** Data output by the previous read command continues to be output. After CAS latency, the data output resulting from the next command will start. **To** [WRIT], [WRIT A]: These commands stop a burst read, and start a write cycle. To [ACTV]: This command makes other banks bank-active. (However, an interval of trans is required.) Attempting to make the currently active bank active results in an illegal command. **To [PRE], [PALL]:** These commands stop a burst read, and the synchronous DRAM enters precharge mode. #### From [READ with AUTO-PRECHARGE] **To [DESL], [NOP]:** These commands continue read operations until the burst operation is completed, and the synchronous DRAM then enters precharge mode. To [ACTV]: This command makes other banks bank-active. (However, an interval of transition is required.) Attempting to make the currently active bank active results in an illegal command. #### From [WRITE] **To** [DESL], [NOP]: These commands continue write operations until the burst operation is completed. **To [BST]:** This command stops a full-page burst. **To [READ], [READ A]:** These commands stop a burst and start a read cycle. **To** [WRIT], [WRIT A]: These commands stop a burst and start the next write cycle. To [ACTV]: This command makes the other bank active. (However, an interval of transition is required.) Attempting to make the currently active bank active results in an illegal command. **To [PRE], [PALL]:** These commands stop burst write and the synchronous DRAM then enters precharge mode. #### From [WRITE with AUTO-PRECHARGE] **To [DESL], [NOP]:** These commands continue write operations until the burst operation is completed, and the synchronous DRAM then enters precharge mode. **To [ACTV]:** This command makes the other bank active. (However, an interval of the is required.) Attempting to make the currently active bank active results in an illegal command. #### From [REFRESH] **To [DESL], [NOP], [BST]:** After an autorefresh cycle (after t<sub>RC</sub>), the synchronous DRAM automatically enters the Idle state. ### 256M SDRAM Function State Diagram Transition resulting from command input. Note: 1. After the auto-refresh operation, precharge is performed automatically and enter the IDLE state. ### **Mode Register Configuration** The mode register is set by the input to the address pins (A0 to A12) during mode register set cycles. The mode register consists of five sections, each of which is assigned to address pins. ## BA0, BA1, A12, A11, A10, A9,A8: (OPCODE): The synchronous DRAM has two types of write modes. One is the burst write mode, and the other is the single write mode. These bits specify write mode. #### **Burst read and BURST WRITE:** Burst write is performed for the specified burst length starting from the column address specified in the write cycle. #### **Burst read and SINGLE WRITE:** Data is only written to the column address specified during the write cycle, regardless of the burst length. #### A7: Keep this bit Low at the mode register set cycle. #### **A6, A5, A4: (LMODE):** These pins specify the CAS latency. #### A3: (BT): A burst type is specified. When full-page burst is performed, only "sequential" can be selected. #### A2, A1, A0: (BL): These pins specify the burst length. ## **Burst Sequence** | Burst | Starting Column Address | Addressing | g(decimal) | |--------|-------------------------|-------------------------------|-------------------------------| | Length | A2 A1 A0 | Sequential | Interleave | | 2 | V V 0 | 0 - 1 | 0 - 1 | | 2 | V V 1 | 1 - 0 | 1 - 0 | | | V 0 0 | 0 - 1 - 2 - 3 | 0 - 1 - 2 - 3 | | 4 | V 0 1 | 1 - 2 - 3 - 0 | 1 - 0 - 3 - 2 | | 4 | V 1 0 | 2 - 3 - 0 - 1 | 2 - 3 - 0 - 1 | | | V 1 1 | 3 - 0 - 1 - 2 | 3 - 2 - 1 - 0 | | | 0 0 0 | 0 - 1 - 2 - 3 - 4 - 5 - 6 - 7 | 0 - 1 - 2 - 3 - 4 - 5 - 6 - 7 | | | 0 0 1 | 1 - 2 - 3 - 4 - 5 - 6 - 7 - 0 | 1 - 0 - 3 - 2 - 5 - 4 - 7 - 6 | | | 0 1 0 | 2 - 3 - 4 - 5 - 6 - 7 - 0 - 1 | 2 - 3 - 0 - 1 - 6 - 7 - 4 - 5 | | 8 | 0 1 1 | 3 - 4 - 5 - 6 - 7 - 0 - 1 - 2 | 3 - 2 - 1 - 0 - 7 - 6 - 5 - 4 | | 8 | 1 0 0 | 4 - 5 - 6 - 7 - 0 - 1 - 2 - 3 | 4 - 5 - 6 - 7 - 0 - 1 - 2 - 3 | | | 1 0 1 | 5 - 6 - 7 - 0 - 1 - 2 - 3 - 4 | 5 - 4 - 7 - 6 - 1 - 0 - 3 - 2 | | | 1 1 0 | 6 - 7 - 0 - 1 - 2 - 3 - 4 - 5 | 6 - 7 - 4 - 5 - 2 - 3 - 0 - 1 | | | 1 1 1 | 7 - 0 - 1 - 2 - 3 - 4 - 5 - 6 | 7 - 6 - 5 - 4 - 3 - 2 - 1 - 0 | \* Notes: V: Valid Address ### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | Note | |------------------------------------|--------|----------------------------------|------|------| | Voltage on any pin relative to Vss | VT | -0.5 to Vcc+0.5<br>(<=4.6 (max)) | V | 1 | | Supply voltage relative to Vss | Vcc | -0.5 to +4.6 | V | 1 | | Short circuit output current | Іоит | 50 | mA | | | Power dissipation | PT | 1.0 | W | | | Operating temperature | Topr | 0 to +70 | С | | | Storage temperature | Tstg | -55 to +125 | С | | Notes: 1. Respect to Vss ## **Recommended DC Operating Conditions (Ta = 0 to + 70C)** | Parameter | Symbol | Min | Max | Unit | Note | |--------------------|-----------------|------|-----------|------|------| | Supply voltage | Vcc, Vccq | 3.0 | 3.6 | V | 1 | | Supply Voltage | Vss, Vssq | 0 | 0 | V | | | Input high voltage | V <sub>IH</sub> | 2.0 | Vcc + 0.3 | V | 1, 2 | | Input low voltage | VIL | -0.3 | 0.8 | V | 1, 3 | Notes: 1. All voltage referred to Vss. - 2. VIH (max) = 5.6V for pulse width <= 3ns - 3. VIL (min) = -2.0V for pulse width $\leq 3$ ns DC Characteristics (Ta = 0 to 70C, Vcc, Vccq = 3.3V + /-0.3V, Vss, Vssq= 0 V) | D- | | C1 - 2 | - 75 | - 8 | - 7K | - 7J | T 1 24 | T4 1141 | Made | |-----------------|-------------------------------------------|-------------------------------|------|-----|--------|-------|--------|-----------------------------------------------------------|---------| | Para | ameter | Symbol | Max | Max | Max | Max | Unit | Test conditions | Notes | | Ope<br>cu | erating<br>arrent | Iccı | 110 | 100 | 100 | 100 | mA | Burst length= 1 trc = min | 1, 2, 3 | | powe | current in<br>er down | ICC2P | 1 | 1 | 1 | 1 | mA | $CKE = V_{IL},$ $t_{CK} = 12 \text{ ns}$ | 5 | | | current in<br>er down | Icc2ps | 1 | 1 | 1 | 1 | mA | CKE=VIL, | 6 | | (input sig | gnal stable) | 100210 | 0.4 | 0.4 | 0.4 | 0.4 | 1111 1 | tск= Infinity | 6,8 | | non po | current in wer downatency=2) | ICC2N | 15 | 15 | 15 | 15 | mA | CKE,CS = VIH,<br>tck = 12ns | 4 | | non po | current in<br>wer down<br>gnal stable) | Icc2ns | 15 | 15 | 15 | 15 | mA | CKE = V <sub>IH</sub> ,<br>tck = Infinity | 4 | | | ndby current<br>wer down | Іссзр | 5 | 5 | 5 | 5 | mA | CKE = VIL,<br>tck = 12 ns,<br>DQ = High-Z | 1,2,5 | | in pow | ndby current<br>ver down<br>gnal stable) | Icc3ps | 5 | 5 | 5 | 5 | mA | $CKE = V_{IL},$ $t_{CK} = i^{\sim}$ | 2,6 | | in non p | ndby current<br>power down | Icc3n | 30 | 30 | 30 | 30 | mA | CKE,CS = V <sub>IH</sub> ,<br>tck = 12 ns,<br>DQ = High-Z | 1,2,4 | | in non p | ndby current<br>ower down<br>gnal stable) | Icc3ns | 30 | 30 | 30 | 30 | mA | CKE = VIH,<br>tcк = Infinity | 2,9 | | Burst operating | (CL=2) | Icc4 | 110 | 110 | 110 | 90 | mA | tck = min | 1,2,3 | | current | (CL=3) | ICC4 <b>140</b> 130 110 110 1 | | mA | BL = 4 | 1,2,3 | | | | | | fresh<br>rrent | Icc5 | 210 | 210 | 200 | 200 | mA | trc= min | 3 | | Self refr | esh current | Icc6 | 2 | 2 | 2 | 2 | mA | V <sub>IH</sub> >=V <sub>CC</sub> - 0.2 | 7 | | | | | 1 | 1 | 1 | 1 | | VIL <=0.2V | 7,8 | | Parameter | Symbol | -75, -8, - 7K, -7J, | | | Test conditions | Notes | |------------------------|--------|---------------------|-----|------|------------------------------|-------| | T at ameter | Symbol | Min | Max | Unit | Test conditions | Notes | | Input leakage current | Iti | -1 | 1 | uA | 0<=Vin<=Vcc | | | Output leakage current | Ilo | -1.5 | 1.5 | uA | 0<=Vout<=Vcc<br>DQ = disable | | | Output high voltage | Voh | 2.4 | - | V | Iон = -2 mA | | | Output low voltage | Vol | - | 0.4 | V | IoL =2 mA | | Notes: 1. Icc depends on output load condition when the device is selected. Icc (max) is specified at the output open condition. - 2. One bank operation. - 3. Addresses are changed once per one cycle. - 4. Addresses are changed once per two cycles. - 5. After Power down mode, CLK operating current. - 6. After Power down mode, no CLK operating current. - 7. After self refresh mode set, self refresh current. - 8. L-Version. - 9. Input signals are VIH or VIL fixed. ### **Capacitance** (Ta = 25C, Vcc, Vccq = 3.3 V + /-0.3 V) | Parameter | Symbol | Min. | Max. | Unit | Notes | |-----------------------------|-------------|------|------|------|------------| | Input capacitance (CLK) | C11 | 2.5 | 4 | pF | 1, 3, 4 | | Input capacitance (Signals) | <b>C</b> 12 | 2.5 | 5 | pF | 1, 3, 4 | | Output capacitance (DQ) | Co | 4.0 | 6.5 | pF | 1, 2, 3, 4 | Notes: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method. - 2. DQM, DQMU/DQML = VIH to disable Dout. - 3. This parameter is sampled and not 100% tested. - 4. Measured with 1.4 V bias and 200mV swing at the pin under measurement. LG Semicon AC Characteristics (Ta = 0 to 70C, Vcc, Vccq = 3.3 V + /-0.3 V, Vss, Vssq = 0 V) | | | | PC133 125MHz PC100 | | | | | | | | | | |------------------------------------------------|--------|-----------------|--------------------|--------|-----|--------|-----|--------|-----|--------|------|---------| | <br> Parame | ntar | Symbol | - | 75 | - | 8 | - ′ | 7K | - | 7J | Unit | Notes | | rarame | eier | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Oint | Notes | | System clock | (CL=2) | tск | 12 | - | 12 | - | 10 | - | 13 | - | | 1 | | cycle time | (CL=3) | tск | 7.5 | - | 8 | - | 10 | - | 10 | - | ns | 1 | | CLK high pulse | width | tскн | 2.5 | - | 3 | - | 3 | - | 3 | - | ns | 1 | | CLK low pulse | width | <b>t</b> ckl | 2.5 | - | 3 | - | 3 | - | 3 | - | ns | 1 | | Access time | (CL=2) | <b>t</b> ac | - | 6 | - | 6 | - | 6 | - | 8 | 4 | 1.2 | | from CLK | (CL=3) | <b>t</b> ac | - | 5.4 | - | 6 | - | 6 | - | 6 | ns | 1, 2 | | Data-out hold tir | me | tон | 2.7 | - | 3 | - | 3 | - | 3 | - | ns | 1, 2 | | CLK to Data-out impedance | | tız | 1.5 | - | 2 | - | 2 | - | 2 | - | ns | 1, 2, 3 | | CLK to Data-ou<br>high impedance<br>(CL = 2,3) | t | t <sub>HZ</sub> | - | 5.4 | - | 6 | - | 6 | - | 6 | ns | 1, 4 | | Data-in setup tir | ne | <b>t</b> ds | 1.5 | - | 2 | - | 2 | - | 2 | - | ns | 1 | | Data-in hold tim | ie | t <sub>DH</sub> | 0.8 | - | 1 | - | 1 | - | 1 | - | ns | 1 | | Address setup ti | me | tas | 1.5 | - | 2 | - | 2 | - | 2 | - | ns | 1 | | Address hold tin | ne | tан | 0.8 | - | 1 | - | 1 | - | 1 | - | ns | 1 | | CKE setup time | | tces | 1.5 | - | 2 | - | 2 | - | 2 | - | ns | 1, 5 | | CKE setup time power down exi | | <b>t</b> cesp | 1.5 | - | 2 | - | 2 | - | 2 | - | ns | 1 | | CKE hold time | | <b>t</b> cen | 0.8 | - | 1 | - | 1 | - | 1 | - | ns | 1 | | Command (CS, CAS, WE, DQM setup time | | tcs | 1.5 | 1 | 2 | - | 2 | 1 | 2 | - | ns | 1 | | Command (CS, CAS, WE, DQM hold time | | tсн | 0.8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ns | 1 | | Ref/Active to R command period | 1 | <b>t</b> rc | 67.5 | - | 72 | - | 70 | - | 70 | - | ns | 1 | | Active to Precha | 1 | tras | 45 | 120000 | 48 | 120000 | 50 | 120000 | 50 | 120000 | ns | 1 | | Active command column comman (same bank) | d | <b>t</b> rcd | 20 | - | 20 | - | 20 | - | 20 | - | ns | 1 | | Precharge to act command period | | <b>t</b> rp | 20 | 1 | 20 | - | 20 | 1 | 20 | - | ns | 1 | # AC Characteristics (Ta = 0 to 70C, Vcc, Vcc, Vcc, Vcc, V+/-0.3 V, Vss, | Parameter | Symbol | - | 75 | - | 8 | - 7 | 7K | - 7J | | Unit | Notes | |--------------------------------------------------|--------------|-----|-----|-----|-----|-----|-----|------|-----|------|--------| | 1 at ameter | | Min | Max | Min | Max | Min | Max | Min | Max | | Tioles | | Write recovery or data-in to precharge lead time | <b>t</b> rwl | 7.5 | - | 8 | ı | 10 | - | 10 | - | ns | 1 | | Active (a) to Active (b) command period | <b>t</b> rrd | 15 | - | 16 | ı | 20 | - | 20 | - | ns | 1 | | Refresh period | tref | - | 64 | - | 64 | - | 64 | - | 64 | ms | | Notes: 1. AC measurement assumes $t_T = 1$ ns. Reference level for timing of input signals is 1.40V. If $t_T$ is longer than 1ns, transition time compensation should be considered. - 2. Access time is measured at 1.40V. Load condition is CL = 50pF without termination. - 3. Lz (min)defines the time at which the outputs achieves the low impedance state. - 4. thz (max)defines the time at which the outputs achieves the high impedance state. - 5. tces define CKE setup time to CKE rising edge except power down exit command. ### **Test Condition** Input and output-timing reference levels: 1.4V Input waveform and output load: See following figures LG Semicon ## **Relationship Between Frequency and Minimum Latency** | Parameter | | | - 75 | - | 8 | - 7K | - ' | 7J | | |------------------------------------------------------------|------------------------------|-------------------|------|-----|-----|------|-----|-----|---------------------| | frequency(MHz) | | Symbol | 133 | 125 | 83 | 100 | 100 | 77 | Notes | | tck (ns) | | # | 7.5 | 8 | 12 | 10 | 10 | 13 | | | Active command to command (same bank | | 1 <sub>RCD</sub> | 3 | 3 | 2 | 2 | 2 | 2 | 1 | | Active command to a command (same bank | | l <sub>RC</sub> | 9 | 9 | 6 | 7 | 7 | 6 | = [lras<br>+lrp], 1 | | Active command to I command (same bank | _ | 1 <sub>RAS</sub> | 6 | 6 | 4 | 5 | 5 | 4 | 1 | | Precharge command command (same bank | | 1 <sub>RP</sub> | 3 | 3 | 2 | 2 | 2 | 2 | 1 | | Write recovery or las Precharge command | | 1 <sub>RWL</sub> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Active command to a command (different | | 1 <sub>RRD</sub> | 2 | 2 | 2 | 2 | 2 | 2 | 1 | | Self refresh exit time | | 1 <sub>srex</sub> | 1 | 1 | 1 | 1 | 1 | 1 | | | Last data in to active command (Auto Precharge, same bank) | | 1 <sub>APW</sub> | 4 | 4 | 3 | 3 | 3 | 3 | = [lrwl<br>+lrp], 1 | | Self refresh exit to co | Self refresh exit to command | | 9 | 9 | 6 | 7 | 7 | 6 | $=[l_{RC}]$ | | Precharge | (CL=2) | 1нгр | 2 | - | 2 | 2 | - | 2 | | | command to high impedance | (CL=3) | 1нгр | 3 | 3 | 3 | 3 | 3 | 3 | | | Last data out to active command (auto Precharge) (san | | 1 <sub>APR</sub> | 1 | 1 | 1 | 1 | 1 | 1 | | | Last data out to | (CL=2) | 1ер | - 1 | - | - 1 | - 1 | - | - 1 | | | Precharge (early Precharge) | (CL=3) | 1ер | - 2 | -2 | - 2 | - 2 | - 2 | - 2 | | | Column command to command | column | 1ссь | 1 | 1 | 1 | 1 | 1 | 1 | | | Write command to datency | nta in | 1 <sub>wcd</sub> | 0 | 0 | 0 | 0 | 0 | 0 | | | DQM to data in | • | | 0 | 0 | 0 | 0 | 0 | 0 | | | DQM to data out | | 1дод | 2 | 2 | 2 | 2 | 2 | 2 | | | CKE to CLK disable | | 1 <sub>CLE</sub> | 1 | 1 | 1 | 1 | 1 | 1 | | | Register set to active command | | 1 <sub>RSA</sub> | 1 | 1 | 1 | 1 | 1 | 1 | | | CS to command disa | ble | 1 <sub>CDD</sub> | 0 | 0 | 0 | 0 | 0 | 0 | | | Power down exit to c input | command | 1рес | 1 | 1 | 1 | 1 | 1 | 1 | | ## Relationship Between Frequency and Minimum Latency | Parameter frequency(MHz) tck (ns) | | | - 75 | - | 8 | - 7K | - ′ | 7J | | |-----------------------------------|------------|------------------|------|-----|----|------|-----|----|-------| | | | Symbol | 133 | 125 | 83 | 100 | 100 | 77 | Notes | | | | ] | 7.5 | 8 | 12 | 10 | 10 | 13 | | | Burst stop to output valid | (CL=2) | 1 <sub>BSR</sub> | 1 | = | 1 | 1 | - | 1 | | | data hold | (CL=3) | 1 <sub>BSR</sub> | 2 | 2 | 2 | 2 | 2 | 2 | | | Burst stop to output high | (CL=2) | 1вѕн | 2 | - | 2 | 2 | - | 2 | | | impedance | (CL=3) | 1вѕн | 3 | 3 | 3 | 3 | 3 | 3 | | | Burst stop to write d | ata ignore | 1 <sub>BSW</sub> | 0 | 0 | 0 | 0 | 0 | 0 | | Notes : 1. $l_{\text{RCD}}$ to $l_{\text{RRD}}$ are recommended value. ## **Package Dimensions** ### GM72V56441BT/BLT Series (TTP-54D)