## DM77/87SR193 (2k x 8) 16k-Bit Registered TTL PROM ## **General Description** The DM77/87SR193 is an electrically programmable Schottky TTL read-only memory with D-type, master-slave registers on-chip. This device is organized as 2k words by 8 bits and is available in the TRI-STATE® output version. Designed to optimize system performance, this device also substantially reduces the cost and size of pipelined microprogrammed systems and other designs wherein accessed PROM data is temporarily stored in a register. The DM77/87SR193 also offers maximum flexibility for memory expansion and data bus control by providing either synchronous or asynchronous output enables. When using the asynchronous chip select function, all outputs will go "OFF" when $\overline{G}$ is held high. The output wil be enabled when $\overline{G}$ is held low. When architecturally programmed to synchronous chip select, all outputs will go "OFF" synchronous to the clock if $\overline{GS}$ is held high before the rising edge of the clock. The output will synchronously be enabled if held low before the rising edge of the clock. The $\overline{\text{GS}}$ flip-flop is designed to power up to the "OFF" state with the application of V<sub>CC</sub>. Data is read from the PROM by first applying an address to inputs A0-A10. During the set-up time the output of the array is loaded into the master flip-flop of the data register. During the rising edge (low to high transition) of the clock, the data is then transferred to the slave of the flip-flop and will appear on the output if the output is enabled. Following the rising edge clock transition the addresses and synchro- nous chip enable can be removed and the output data will remain stable. The DM77SR193 also features an initialize ĪNĪT. The initialize function provides the user with an extra word of programmable memory which is accessed with single pin control by applying a low on ĪNĪT. When using the asynchronous initialize SR193, the initialize word is loaded into the output register when ĪNĪT is brought low. The unprogrammed state of the initialize word is all lows. The function of chip select is shipped from the factory as an asynchronous $\overline{G}$ function and must be architecturally programmed to perform the synchronous function, $\overline{GS}$ . ### **Features** - SR193 compatible with AM27S45 - On-chip, edge-triggered registers - Architecturally programmable asynchronous/synchronous chip select - Single pin INITIALIZE - 24 pin, 300 mil thin-DIP package - 25 ns addresses setup and 15 ns clock to output for maximum system speed - Highly reliable, titanium tungsten fuses - TRI-STATE outputs - Low voltage TRI-SAFE™ programming - All parameters guaranteed over temperature ## **Connection Diagrams** TL/D/9711-2 **Top View** Order Number DM77/87SR193J, 193N See NS Package Number J24A or N24A ## **Ordering Information** Commercial Temp Range (0°C to +70°C) | Parameter/Order Number | Min Address to<br>CLK Setup Time (ns) | | | | | |------------------------|---------------------------------------|--|--|--|--| | DM87SR193J | 18 | | | | | | DM87SR193N | 18 | | | | | | DM87SR193V | 18 | | | | | ### Plastic Leaded Chip Carrier (PLCC) **Top View** Order Number DM87SR193V See NS Package Number V28A ## Military Temp Range (-55°C to + 125°C) | Parameter/Order Number | Min Address to<br>CLK Setup Time (ns) | |------------------------|---------------------------------------| | DM77SR193J | 25 | # Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Distributors for availability and spec | cifications. | |----------------------------------------|------------------| | Supply Voltage (Note 2) | -0.5V to $+7.0V$ | | Input Voltage (Note 2) | -1.2V to +5.5V | | Output Voltage (Note 2) | -0.5V to +5.5V | | Storage Temperature | -65°C to +150°C | | Lead Temp. (Soldering, 10 seconds) | 300°C | | ESD rating to be determined | 000 C | | Operating Conditions | | | | | | | | |-----------------------------------|------|-------|-------|--|--|--|--| | Supply Voltage (V <sub>CC</sub> ) | Min | Max | Units | | | | | | Military | 4.50 | 5.50 | V | | | | | | Commercial | 4.75 | 5.25 | V | | | | | | Ambient Temperature (TA) | | | | | | | | | Military | -55 | + 125 | °C | | | | | | Commercial | 0 | + 70 | °C | | | | | | Logical "0" Input Voltage | 0 | 0.8 | V | | | | | | Logical "1" Input Voltage | 2.0 | 5.5 | ٧ | | | | | ## DC Electrical Characteristics (Note 3) | Symbol | Parameter | Conditions | DM77SR193 | | | DM87SR193 | | | | |-----------------|---------------------------------|--------------------------------------------------------------------------------|-----------|------|------|-----------|--------------|------|-------| | | | | Min | Тур | Max | Min | Тур | Max | Units | | կլ | Input Load Current | $V_{CC} = Max, V_{IN} = 0.45V$ | | -80 | -250 | | -80 | -250 | μА | | I <sub>IH</sub> | Input Leakage Current | $V_{CC} = Max, V_{IN} = 2.7V$ | | | 25 | | | 25 | μΑ | | | | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | | | 1.0 | | | 1.0 | mA | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | | 0.35 | 0.50 | | 0.35 | 0.45 | V | | V <sub>IL</sub> | Low Level Input Voltage | | <u> </u> | | 0.80 | | 1 | 0.80 | V | | V <sub>IH</sub> | High Level Input Voltage | | 2.0 | | | 2.0 | <del> </del> | 0.00 | | | V <sub>C</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18 mA | | -0.8 | -1.2 | - | -0.8 | -1.2 | | | Cı | Input Capacitance | $V_{CC} = 5.0V, V_{IN} = 2.0V$ $T_A = 25^{\circ}C, 1 \text{ MHz}$ | | 4.0 | | | 4.0 | 1.2 | pF | | co | Output Capacitance | $V_{CC} = 5.0V$ , $V_{O} = 2.0V$<br>$T_{A} = 25^{\circ}C$ , 1 MHz, Outputs Off | | 6.0 | | | 6.0 | | pF | | lcc | Power Supply Current | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open | | 140 | 190 | | 140 | 190 | mA | | los | Short Circuit<br>Output Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max<br>(Note 4) | -20 | | -70 | -20 | | -70 | mA | | loz | Output Leakage<br>(TRI-STATE) | $V_{CC} = Max$ , $V_{O} = 0.45V$ to 2.4V<br>Chip Disabled | -50 | | + 50 | -50 | | +50 | μА | | v <sub>oH</sub> | Output Voltage High | I <sub>OH</sub> = -2.0 mA | 2.4 | 3.2 | | | | | | | | | $I_{OH} = -6.5 \text{mA}$ | | | | 2.4 | 3.2 | | v | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values. Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions. Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C. Note 4: During Ios measurement, only one output at a time should be grounded. Permanent damage may otherwise result. | Symbol | Parameter | DM77SR193 | | | DM87SR193 | | | Units | |------------------------|-------------------------------------------------------------|-----------|-----|----------|-----------|-----|-----|-------| | | | Min | Тур | Max | Min | Тур | Max | | | t <sub>S(A)</sub> | Address to C (High) Setup Time | 25 | 12 | | 18 | 12 | | ns | | t <sub>H(A)</sub> | Address to C (High) Hold Time | 0 | -3 | | 0 | 3 | | ns | | t <sub>PHL(C)</sub> | Delay from C (High) to Output (High or Low) | | 6 | 15 | | 6 | 10 | ns | | twH(C) | C Width High | 8 | 3 | L | 5 | 3 | | ns | | t <sub>WL(C)</sub> | C Width Low | 12 | 6 | <u> </u> | 9 | 6 | | ns | | ts(GS) | GS to C (High) Setup Time (Note 5) | 15 | 2 | | 10 | 2 | Ļ | ns | | t <sub>H(GS)</sub> | GS to C (High) Time (Note 5) | 5 | -2 | | 5 | -2 | ļ | ns | | t <sub>PLH(ĪNĪT)</sub> | Delay from INIT (Low) to Output (Low or High) | | 8 | 20 | | 8 | 15 | ns | | t <sub>PHL(INIT)</sub> | INIT Pulse Width (Low) | 10 | 5 | | 10 | 5 | | ns | | ts(iNiT) | INIT Recovery (Low or High) to C (High) (Note 6) | 15 | 6 | | 15 | 6 | ļ | ns | | tPZL(C) | Delay from C (High) to Active Output (High or Low) (Note 5) | | 6 | 20 | | 6 | 15 | ns | | t <sub>PZL(G)</sub> | Delay from G (Low) to Active Output (Low or High) (Note 6) | | 6 | 20 | | 6 | 15 | ns | | t <sub>PLZ(C)</sub> | Delay from C (High) to Inactive Output (TRI-STATE) (Note 5) | | 6 | 20 | | 6 | 15 | ns | | t <sub>PLZ(G)</sub> | Delay from G (High) to Inactive Output (TRI-STATE) (Note 6) | | 6 | 20 | | 6 | 15 | ns | Note 5: Applies only when asynchronous ENABLE (GS) function is used. Note 6: Applies only when synchronous ENABLE ( $\overline{G}$ ) function is used. ## **Functional Description** #### **TESTABILITY** The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits and functionality of input and enable gates. All test circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow. #### RELIABILITY As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent. ### TITANIUM-TUNGSTEN FUSES National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titanium-tungsten metallization is an integral part, and the use of an on-chip programming circuit. A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.