### QUAD-CHANNEL DIGITAL ISOLATOR #### **Features** - High-speed operation: DC 150 Mbps - Low propagation delay: <10 ns - Wide Operating Supply Voltage: 2.375–5.5 V - Low power: I1 + I2 < 12 mA/channel at 100 Mbps - Precise timing: 2 ns pulse width distortion 1 ns channel-channel matching 2 ns pulse width skew - 2500 V<sub>RMS</sub> isolation - Transient Immunity: >25 kV/µs - Tri-state outputs with ENABLE control - DC correct - No start-up initialization required - <10 µs Startup Time </p> - High temperature operation: 125 °C at 100 Mbps 100 °C at 150 Mbps - Wide body SOIC-16 package ### **Applications** - Isolated switch mode supplies - Isolated ADC, DAC - Motor control - Power factor correction systems ### **Safety Regulatory Approvals** - UL recognition:2500 V<sub>RMS</sub> for 1 Minute per UL1577 - CSA component acceptance notice #5A - UL recognition:2500 V<sub>RMS</sub> for 1 VDE certification conformity - DIN EN 60747-5-2 (VDE0884 Part 2):2003-01 - DIN EN60950(VDE0805): 2001-12;EN60950:2000 - V<sub>IORM</sub> = 560 V<sub>PEAK</sub> #### **Description** Silicon Lab's family of digital isolators are CMOS devices that employ an RF coupler to transmit digital information across an isolation barrier. Very high speed operation at low power levels is achieved. These parts are available in a 16-pin wide body SOIC package. Three speed grade options (1, 10, 150 Mbps) are available and achieve typical propagation delay of less than 10 ns. #### **Block Diagram** # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-----------------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Typical Performance Characteristics | | | 3. Application Information | | | 3.1. Theory of Operation | | | 3.2. Eye Diagram | | | 4. Layout Recommendations | | | 4.1. Supply Bypass | | | 4.2. Input and Output Characteristics | | | 4.3. Enable Inputs | 21 | | 4.4. RF Immunity and Common Mode Transient Immunity | 22 | | 4.5. RF Radiated Emissions | | | 5. Pin Descriptions | 24 | | 6. Ordering Guide | 25 | | 7. Package Outline: Wide Body SOIC | | | Document Change List | | | Contact Information | 28 | # 1. Electrical Specifications **Table 1. Electrical Characteristics** $(V_{DD1} = 5 \text{ V}, V_{DD2} = 5 \text{ V}, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|------------------|------------------------------------|------------------------------------------|-------------|---------|------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = –4 mA | V <sub>DD1</sub> ,V <sub>DD2</sub> – 0.4 | 4.8 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | IoI = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | ΙL | | _ | _ | ±10 | μA | | Enable Input High Current | I <sub>ENH</sub> | V <sub>ENx</sub> = V <sub>IH</sub> | _ | 4 | _ | μA | | Enable Input Low Current | I <sub>ENL</sub> | V <sub>ENx</sub> = V <sub>IL</sub> | _ | 20 | _ | μA | | | DC Supply | Current (All inputs ( | 0 V or at Supply) | | | | | Si8440/45-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 8 | 12 | mA | | Si8440/45-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 7 | 12 | mA | | Si8440/45-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 15 | 22 | mA | | Si8440/45-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 7 | 12 | mA | | Si8441-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 9 | 14 | mA | | Si8441-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 11 | 17 | mA | | Si8441-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 14 | 21 | mA | | Si8441-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 13 | 19 | mA | | Si8442-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 10 | 15 | mA | | Si8442-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 10 | 15 | mA | | Si8442-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 13 | 20 | mA | | Si8442-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 13 | 20 | mA | | 10 Mbps Supply 0 | Current (All | inputs = 5 MHz squa | are wave, CI = 15 pF | on all out | puts) | | | Si8440/45-B,-C, V <sub>DD1</sub> | | | _ | 11 | 17 | mA | | Si8440/45-B,-C, V <sub>DD2</sub> | | | _ | 10 | 15 | mA | | Si8441-B,-C, V <sub>DD1</sub> | | | _ | 12 | 18 | mA | | Si8441-B,-C, V <sub>DD2</sub> | | | _ | 14 | 20 | mA | | Si8442-B,-C, V <sub>DD1</sub> | | | _ | 13 | 18 | mA | | Si8442-B,-C, V <sub>DD2</sub> | | | _ | 13 | 18 | mA | | 100 Mbps Supply 0 | Current (All | inputs = 50 MHz squ | uare wave, CI = 15 p | F on all ou | itputs) | | | Si8440-C, V <sub>DD1</sub> | | | _ | 12 | 17 | mA | | Si8440-C, V <sub>DD2</sub> | | | _ | 27 | 32 | mA | | Si8441-C, V <sub>DD1</sub> | | | _ | 16 | 23 | mA | | Si8441-C, V <sub>DD2</sub> | | | | 27 | 34 | mA | | Si8442-C, V <sub>DD1</sub> | | | | 22 | 29 | mA | | Si8442-C, V <sub>DD2</sub> | | | _ | 22 | 29 | mA | **Table 1. Electrical Characteristics (Continued)** $(V_{DD1} = 5 \text{ V}, V_{DD2} = 5 \text{ V}, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|-------------------------------------|--------------------|--------------|-----|------|------| | | | Timing Characteris | tics | • | 1 | - II | | Si844x-A | | | | | | | | Maximum Data Rate | | | 0 | | 1 | Mbps | | Minimum Pulse Width | | | _ | _ | 1000 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 25 | 40 | 75 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> 1 | PWD | | _ | _ | 30 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 50 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | <del>_</del> | _ | 40 | ns | | Si844x-B | | | | • | | • | | Maximum Data Rate | | | 0 | _ | 10 | Mbps | | Minimum Pulse Width | | | _ | _ | 100 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 10 | 20 | 35 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> <sup>1</sup> | PWD | | _ | _ | 7.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 25 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 5 | ns | | Si844x-C | | | | | | | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.6 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 4 | 6.5 | 9.5 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> 1 | PWD | | _ | _ | 3 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 5.5 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 3 | ns | #### **Table 1. Electrical Characteristics (Continued)** $(V_{DD1} = 5 \text{ V}, V_{DD2} = 5 \text{ V}, T_A = -40 \text{ to } 125 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------|------------------|----------------|-----|----------|-----|-------| | For All Models | | | | <b>-</b> | • | N. | | Output Rise Time | | C1 = 15 pF | _ | 2 | _ | ns | | Output Fall Time | | C1 = 15 pF | _ | 2 | _ | ns | | Common Mode Transient<br>Immunity at Logic Low Output <sup>4</sup> | CM <sub>L</sub> | | 25 | 30 | _ | kV/µs | | Common Mode Transient<br>Immunity at Logic High Output <sup>4</sup> | CM <sub>H</sub> | | 25 | 30 | _ | kV/µs | | Enable to Data Valid | t <sub>en1</sub> | | _ | 5 | _ | ns | | Enable to Data Tri-State | t <sub>en2</sub> | | _ | 5 | _ | ns | | Start-up Time <sup>5</sup> | t <sub>SU</sub> | | _ | 3 | _ | μs | #### Notes: - 1. $t_{PHL}$ propagation delay is measured from the 50% level of the falling edge of the $V_{Ix}$ signal to the 50% level of the falling edge of the $V_{Ox}$ signal. $t_{PLH}$ propagation delay is measured from the 50% level of the rising edge of the $V_{Ix}$ signal to the 50% level of the rising edge of the $V_{Ox}$ signal. - 2. t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions. - 3. Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. - **4.** $CM_H$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O > 0.8 \ V_{DD2}$ . $CM_L$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O < 0.8 \ V$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed. - 5. Start-up time is the time period from the application of power to valid data at the output. Figure 1. ENABLE Timing Diagram Figure 2. Propagation Delay Timing **Table 2. Electrical Characteristics** $(V_{DD1} = 3.3 \text{ V}, V_{DD2} = 3.3 \text{ V}, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|------------------|------------------------------------|--------------------------|-------------|--------|------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = –4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 3.1 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | ΙL | | _ | _ | ±10 | μA | | Enable Input High Current | I <sub>ENH</sub> | V <sub>ENx</sub> = V <sub>IH</sub> | _ | 4 | _ | μA | | Enable Input Low Current | I <sub>ENL</sub> | $V_{ENx} = V_{IL}$ | _ | 20 | _ | μA | | D | C Supply C | urrent (All inputs 0 | V or at supply) | | | - | | Si8440/45-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 7 | 12 | mA | | Si8440/45-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 7 | 12 | mA | | Si8440/45-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 14 | 21 | mA | | Si8440/45-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 6 | 11 | mA | | Si8441-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 8 | 13 | mA | | Si8441-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 11 | 17 | mA | | Si8441-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 13 | 20 | mA | | Si8441-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 12 | 18 | mA | | Si8442-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 9 | 14 | mA | | Si8442-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 9 | 14 | mA | | Si8442-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 12 | 18 | mA | | Si8442-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 12 | 18 | mA | | 10 Mbps Supply Cu | rrent (All inp | outs = 5 MHz squar | e wave, CI = 15 pF | on all outp | outs) | I | | Si8440/45-B,-C, V <sub>DD1</sub> | | | _ | 11 | 16 | mA | | Si8440/45-B,-C, V <sub>DD2</sub> | | | _ | 9 | 13 | mA | | Si8441-B,-C, V <sub>DD1</sub> | | | _ | 11 | 17 | mA | | Si8441-B,-C, V <sub>DD2</sub> | | | _ | 13 | 19 | mA | | Si8442-B,-C, V <sub>DD1</sub> | | | _ | 12 | 17 | mA | | Si8442-B,-C, V <sub>DD2</sub> | | | _ | 12 | 17 | mA | | 100 Mbps Supply Cu | rrent (All inp | outs = 50 MHz squa | are wave, CI = 15 p | F on all ou | tputs) | I | | Si8440-C, V <sub>DD1</sub> | | | _ | 11 | 17 | mA | | Si8440-C, V <sub>DD2</sub> | | | _ | 19 | 25 | mA | | Si8441-C, V <sub>DD1</sub> | | | _ | 13 | 20 | mA | | Si8441-C, V <sub>DD2</sub> | | | _ | 21 | 27 | mA | | Si8442-C, V <sub>DD1</sub> | | | _ | 18 | 23 | mA | | Si8442-C, V <sub>DD2</sub> | | | _ | 18 | 23 | mA | | | i | i | 1 | | 1 | | # Si8440/41/42/45 Table 2. Electrical Characteristics (Continued) ( $V_{DD1}$ = 3.3 V, $V_{DD2}$ = 3.3 V, $T_A$ = -40 to 125 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------|-------------------------------------|--------------------|-----|-----|------|------| | | Tir | ning Characteristi | cs | 1 | | - II | | Si844x-A | | | | | | | | Maximum Data Rate | | | 0 | _ | 1 | Mbps | | Minimum Pulse Width | | | _ | _ | 1000 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> ,t <sub>PLH</sub> | | 25 | 40 | 75 | ns | | Pulse Width Distortion $ t_{PLH} - t_{PHL} ^1$ | PWD | | _ | _ | 30 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 50 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 40 | ns | | Si844x-B | | | | • | | • | | Maximum Data Rate | | | 0 | _ | 10 | Mbps | | Minimum Pulse Width | | | _ | _ | 100 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 10 | 20 | 35 | ns | | Pulse Width Distortion $ t_{PLH} - t_{PHL} ^1$ | PWD | | _ | _ | 7.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 25 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 5 | ns | | Si844x-C | | | | | | • | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.6 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 4 | 6.5 | 9.5 | ns | | Pulse Width Distortion $\left t_{PLH} - t_{PHL} \right ^1$ | PWD | | _ | | 3 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | | _ | 5.5 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 3 | ns | ### Table 2. Electrical Characteristics (Continued) $(V_{DD1} = 3.3 \text{ V}, V_{DD2} = 3.3 \text{ V}, T_A = -40 \text{ to } 125 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------|------------------|----------------|-----|-----|-----|-------| | For All Models | • | | | • | • | · · | | Output Rise Time | | C1 = 15 pF | _ | 2 | _ | ns | | Output Fall Time | | C1 = 15 pF | _ | 2 | _ | ns | | Common Mode Transient<br>Immunity at Logic Low Output <sup>4</sup> | CM <sub>L</sub> | | 25 | 30 | _ | kV/μs | | Common Mode Transient<br>Immunity at Logic High Output <sup>4</sup> | CM <sub>H</sub> | | 25 | 30 | _ | kV/μs | | Enable to Data Valid | t <sub>en1</sub> | | _ | 5 | _ | ns | | Enable to Data Tri-State | t <sub>en2</sub> | | _ | 5 | _ | ns | | Start-up Time <sup>5</sup> | t <sub>SU</sub> | | _ | 3 | _ | μs | #### Notes: - t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>Ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the rising edge of the V<sub>Ox</sub> signal. - 2. t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions. - 3. Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. - **4.** $CM_H$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O > 0.8 \text{ V}_{DD2}$ . $CM_L$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O < 0.8 \text{ V}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed. - 5. Start-up time is the time period from the application of power to valid data at the output. **Table 3. Electrical Characteristics** $(V_{DD1}$ = 2.5 V, $V_{DD2}$ = 2.5 V, $T_A$ = -40 to 100 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|------------------|------------------------------------|--------------------------|--------------|--------|------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = –4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 2.3 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | Ι <sub>L</sub> | | _ | _ | ±10 | μA | | Enable Input High Current | I <sub>ENH</sub> | V <sub>ENx</sub> = V <sub>IH</sub> | _ | 4 | _ | μA | | Enable Input Low Current | I <sub>ENL</sub> | V <sub>ENx</sub> = V <sub>IL</sub> | _ | 20 | _ | μA | | D | C Supply C | urrent (All inputs 0 | V or at supply) | | • | • | | Si8440/45-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 7 | 10 | mA | | Si8440/45-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 6 | 10 | mA | | Si8440/45-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 13 | 17 | mA | | Si8440/45-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 6 | 10 | mA | | Si8441-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 8 | 11 | mA | | Si8441-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 10 | 12 | mA | | Si8441-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 12 | 15 | mA | | Si8441-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 11 | 14 | mA | | Si8442-A,-B,-C, V <sub>DD1</sub> | | All inputs 0 DC | _ | 9 | 12 | mA | | Si8442-A,-B,-C, V <sub>DD2</sub> | | All inputs 0 DC | _ | 9 | 12 | mA | | Si8442-A,-B,-C, V <sub>DD1</sub> | | All inputs 1 DC | _ | 12 | 15 | mA | | Si8442-A,-B,-C, V <sub>DD2</sub> | | All inputs 1 DC | _ | 12 | 15 | mA | | 10 Mbps Supply Cւ | irrent (All in | puts = 5 MHz square | e wave, CI = 15 pF | on all outp | outs) | | | Si8440/45-B,-C, V <sub>DD1</sub> | | | _ | 10 | 12 | mA | | Si8440/45-B,-C, V <sub>DD2</sub> | | | _ | 8 | 12 | mA | | Si8441-B,-C, V <sub>DD1</sub> | | | _ | 11 | 13 | mA | | Si8441-B,-C, V <sub>DD2</sub> | | | _ | 12 | 15 | mA | | Si8442-B,-C, V <sub>DD1</sub> | | | _ | 11 | 14 | mA | | Si8442-B,-C, V <sub>DD2</sub> | | | _ | 11 | 14 | mA | | 100 Mbps Supply Cւ | irrent (All in | puts = 50 MHz squa | re wave, CI = 15 p | F on all out | tputs) | | | Si8440-C, V <sub>DD1</sub> | | | _ | 11 | 13 | mA | | Si8440-C, V <sub>DD2</sub> | | | _ | 16 | 20 | mA | | Si8441-C, V <sub>DD1</sub> | | | | 13 | 16 | mA | | Si8441-C, V <sub>DD2</sub> | | | _ | 17 | 21 | mA | | Si8442-C, V <sub>DD1</sub> | | | _ | 15 | 18 | mA | | Si8442-C, V <sub>DD2</sub> | | | _ | 15 | 18 | mA | # Table 3. Electrical Characteristics (Continued) ( $V_{DD1}$ = 2.5 V, $V_{DD2}$ = 2.5 V, $T_A$ = -40 to 100 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|-------------------------------------|---------------------|-------------|----------|------|------| | | Ti | ming Characteristic | cs | | • | | | Si844x-A | | | | | | | | Maximum Data Rate | | | 0 | I – | 1 | Mbps | | Minimum Pulse Width | | | _ | <u> </u> | 1000 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> ,t <sub>PLH</sub> | | 25 | 40 | 75 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | | _ | _ | 30 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 50 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 40 | ns | | Si844x-B | | | | • | • | | | Maximum Data Rate | | | 0 | _ | 10 | Mbps | | Minimum Pulse Width | | | _ | T — | 100 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 10 | 20 | 35 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> 1 | PWD | | _ | _ | 7.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | <del></del> | _ | 25 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | — | _ | 5 | ns | | Si844x-C | | | | | | | | Maximum Data Rate | | | 0 | _ | 100 | Mbps | | Minimum Pulse Width | | | <del></del> | _ | 10 | ns | | Propagation Delay <sup>1</sup> | t <sub>PHL</sub> , t <sub>PLH</sub> | | 5 | 10 | 17 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | | _ | _ | 7 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK</sub> | | _ | _ | 12 | ns | | Channel-Channel Skew <sup>3</sup> | t <sub>PSKCD/OD</sub> | | _ | _ | 4 | ns | ### Si8440/41/42/45 ### **Table 3. Electrical Characteristics (Continued)** $(V_{DD1} = 2.5 \text{ V}, V_{DD2} = 2.5 \text{ V}, T_A = -40 \text{ to } 100 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------|------------------|----------------|-----|-----|-----|-------| | For All Models | • | | | • | | • | | Output Rise Time | | C1 = 15 pF | _ | 2 | _ | ns | | Output Fall Time | | C1 = 15 pF | _ | 2 | _ | ns | | Common Mode Transient<br>Immunity at Logic Low Output <sup>4</sup> | CM <sub>L</sub> | | 25 | 30 | _ | kV/μs | | Common Mode Transient<br>Immunity at Logic High Output <sup>4</sup> | CM <sub>H</sub> | | 25 | 30 | _ | kV/μs | | Enable to Data Valid | t <sub>en1</sub> | | _ | 5 | _ | ns | | Enable to Data Tri-State | t <sub>en2</sub> | | _ | 5 | _ | ns | | Start-up Time <sup>5</sup> | t <sub>SU</sub> | | _ | 3 | _ | μs | #### Notes: - 1. $t_{PHL}$ propagation delay is measured from the 50% level of the falling edge of the $V_{lx}$ signal to the 50% level of the falling edge of the $V_{Ox}$ signal. $t_{PLH}$ propagation delay is measured from the 50% level of the rising edge of the $V_{lx}$ signal to the 50% level of the rising edge of the $V_{Ox}$ signal. - 2. t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions. - 3. Codirectional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-directional channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier. - **4.** $CM_H$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O > 0.8 \ V_{DD2}$ . $CM_L$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O < 0.8 \ V$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed. - 5. Start-up time is the time period from the application of power to valid data at the output. **Table 4. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|------------------|----------------------|-------|-----|-----|------| | Ambient Operating Temperature* | T <sub>A</sub> | 100 Mbps, 15 pF, 5 V | -40 | 25 | 125 | °C | | | | 150 Mbps, 15 pF, 5 V | 0 | 25 | 100 | °C | | Supply Voltage | V <sub>DD1</sub> | | 2.375 | _ | 5.5 | V | | | V <sub>DD2</sub> | | 2.375 | | 5.5 | V | \*Note: The maximum ambient temperature is dependent on data frequency, output loading, number of operating channels, and supply voltage. **Table 5. Absolute Maximum Ratings** | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------|-------------------------------------|------|-----|-----------------------|----------| | Storage Temperature | T <sub>STG</sub> | -65 | _ | 150 | °C | | Ambient Temperature Under Bias | T <sub>A</sub> | -40 | _ | 125 | °C | | Supply Voltage | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.5 | _ | 6 | V | | Input Voltage | VI | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Voltage | V <sub>O</sub> | -0.5 | _ | V <sub>DD</sub> + 0.5 | ٧ | | Output Current Drive Channel | L <sub>O</sub> | _ | _ | 10 | mA | | Lead Solder Temperature (10s) | | _ | _ | 260 | °C | | Maximum Isolation Voltage | | _ | _ | 4000 | $V_{DC}$ | **Note:** Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Table 6. Package Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|-----------------|-------------------------------------------|-----|------------------|-----|------| | Resistance (Input-Output) <sup>1</sup> | R <sub>IO</sub> | | _ | 10 <sup>12</sup> | _ | Ω | | Capacitance (Input-Output) <sup>1</sup> | C <sub>IO</sub> | f = 1 MHz | | 1.4 | _ | pF | | Input Capacitance <sup>2</sup> | C <sub>I</sub> | | _ | 4.0 | _ | pF | | IC Junction-to-Case Thermal Resistance | θЈС | Thermocouple located at center of package | _ | 45 | _ | °C/W | | IC Junction-to-Air Thermal Resistance | $\theta_{JA}$ | | _ | 107 | _ | °C/W | | Device Power Dissipation <sup>3</sup> | P <sub>D</sub> | | | _ | 250 | mW | #### Notes: - 1. Device considered a 2-terminal device; Pins 1–8 shorted together and pins 9–16 shorted together. - 2. Input capacitance is from any input data pin to ground. - 3. The Si8440-C-IS is tested with V<sub>DD1</sub> = V<sub>DD2</sub> = 5.5 V, T<sub>J</sub> = 150 °C, C<sub>L</sub> = 15 pF, input a 150 Mbps 50% duty cycle square wave. ### **Table 7. Regulatory Information** The Si84xx have been approved by the organizations listed below. | UL <sup>1</sup> | CSA | VDE <sup>2</sup> | |------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Recognized under 1577 component recognition program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice #5A | Certified according to DIN EN 60747-5-2 (VDE 0884 Part 2): 2003-01 <sup>2</sup> | | Basic insulation, 2500 V RMS isolation voltage | Reinforced insulation per CSA 60950-1-03 and IEC 60950-1, Maximum Working Voltage: Basic 477 V <sub>RMS</sub> (675 V <sub>pk</sub> ) Reinforced 130 V <sub>RMS</sub> (183 V <sub>pk</sub> ) | Basic insulation, 560 V peak | | File E257455 | File 2500035643 | File 5006301-4880-0001 | #### Notes: - 1. In accordance with UL1577, each Si84xx is proof tested by applying an insulation test voltage $\geq$ 3000 V RMS for 1 second (current leakage detection limit = 5 $\mu$ A). - 2. In accordance with DIN EN 60747-5-2, each Si84xx is proof tested by applying an insulation test voltage ≥ 1050 V peak for 1 second (partial discharge detection limit = 5 pC). A "\*" mark branded on the component designates DIN EN 60747-5-2 approval. ### **Table 8. Insulation and Safety-related Specifications** | Parameter | Symbol | Test Condition | Value | Unit | |--------------------------------------------------|--------|--------------------------------------------------------------------------------------|--------------|-----------| | Rated Dielectric Insulation Voltage | | 1 minute duration | 2500 | $V_{RMS}$ | | Minimum External Air Gap (Clearance) | L(IO1) | Measured from input terminals to output terminals, shortest distance through air | 7.7 min | mm | | Minimum External Tracking (Creepage) | L(IO2) | Measured from input terminals to output terminals, shortest distance path along body | 8.1 | mm | | Minimum Internal Gap (Internal Clearance) | | Insulation distance through insulation | 0.017<br>min | mm | | Tracking Resistance (Comparative Tracking Index) | CTI | DIN IEC 112/VDE 0303 Part 1 | >175 | V | | Basic Isolation Group | | Material Group<br>(DIN VDE 0110, 1/89, Table 1) | Illa | | Table 9. DIN EN 60747-5-2 (VDE 0884 Part 2) Insulation Characteristics | Description | Symbol | Characteristic | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------------------| | Installation Classification per DIN VDE 0110 For Rated Mains Voltages ≤ 150 V <sub>RMS</sub> For Rated Mains Voltages ≤ 300 V <sub>RMS</sub> For Rated Mains Voltages ≤ 400 V <sub>RMS</sub> | | I-IV<br>I-III<br>I-II | | | Climatic Classification | | 40/125/21 | | | Pollution Degree (DIN VDE 0110, Table 1) | | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 560 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method b1 ( $V_{IORM}$ x 1.875 = $V_{PR}$ , 100% Production Test, $t_{m}$ = 1 sec, Partial Discharge < 5 pC) | V <sub>PR</sub> | 1050 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method a After Environmental Tests Subgroup 1 $(V_{\text{IORM}} \times 1.6 = V_{\text{PR}}, t_{\text{m}} = 60 \text{sec}, \text{Partial Discharge} < 5 \text{pC})$ After Input and/or Safety Test Subgroup 2/3 $(V_{\text{IORM}} \times 1.2 = V_{\text{PR}}, t_{\text{m}} = 60 \text{sec}, \text{Partial Discharge} < 5 \text{pC})$ | V <sub>PR</sub> | 896<br>672 | V <sub>PEAK</sub> | | Highest Allowable Overvoltage (Transient Overvoltage, $t_{TR}$ = 10 sec) | $V_{TR}$ | 4000 | V <sub>PEAK</sub> | | Safety-Limiting Values (Maximum value allowed in the event of a failure; also see the thermal derating curve, Figure 3) Case Temperature Safety input, output, or supply current | T <sub>S</sub> | 150<br>210 | °C<br>mA | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub> | >10 <sup>9</sup> | Ω | **Note:** This isolator is suitable for basic electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. Figure 3. Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2 ### Table 10. Si84xx Truth Table (Positive Logic) | Vix<br>Input <sup>1</sup> | ENx<br>Input <sup>2</sup> | VDDi State <sup>1</sup> | VDDo<br>State <sup>1</sup> | Vox<br>Output <sup>1</sup> | Comments | |---------------------------|---------------------------|-------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Н | H or NC <sup>3</sup> | Powered <sup>4</sup> | Powered | Н | Enabled, normal operation. | | L | H or NC <sup>3</sup> | Powered | Powered | L | | | Х | L | Powered | Powered | Hi-Z | Disabled | | Х | H or NC <sup>3</sup> | Unpowered <sup>5</sup> | Powered | L | Output returns to input state within 1mS of VDDi power. | | Х | L | Unpowered | Powered | Hi-Z | Disabled | | X | Х | Powered | Unpowered | L | Output returns to input state within 1µS of VDDo power if ENx is H or NC. Outputs return to Hi-Z within 8 ns of VDDo if ENx is L. | #### Notes: - 1. Vix and Vox are the respective input and output terminals of a given isolator channel (e.g., channel A1, A2, A3, A4, B1, B2, B3, B4). ENx is the enable control input located on the same side as the Vox output terminal. VDDi and VDDo are the power supplies on the input and output side respectively. - 2. It is recommended that the enable inputs be connected to an external logic high or low level when the Si84xx is operating in noisy environments. - 3. No Connect (NC) replaces EN1 on Si8440/45. No Connect replaces EN2 on the Si8445. No Connects are not internally connected and can be left floating, tied to VDD, or tied to GND. - 4. "Powered" state is defined as 2.375 V < VDD < 5.5 V. - **5.** "Unpowered" state is defined as VDD = 0 V. ### 2. Typical Performance Characteristics Figure 4. Si8440/45 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation Figure 6. Si8441 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation Figure 5. Si8440/45 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation (15 pF Load) Figure 7. Si8441 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation (15 pF Load) Figure 8. Si8442 Typical V<sub>DD1</sub> or V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.5 V Operation (15 pF Load) Figure 9. Propagation Delay vs. Temperature 5 V Operation Figure 10. Propagation Delay vs. Temperature 3.3 V Operation Figure 11. Propagation Delay vs. Temperature 2.5 V Operation ### 3. Application Information ### 3.1. Theory of Operation The operation of an Si8440 channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si8440 channel is shown in Figure 12. A channel consists of an RF transmitter and receiver separated by a transformer. Referring to the transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying and applies the resulting waveform to the primary of the transformer. The receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. Figure 12. Simplified Channel Diagram ### 3.2. Eye Diagram Figure 13 illustrates an eye-diagram taken on an Si8440. The test used an Anritsu (MP1763C) Pulse Pattern Generator for the data source. The output of the generator's clock and data from an Si8440 were captured on an oscilloscope. The results illustrate that data integrity was maintained even at the high data rate of 150 Mbps. The results also show that very low pulse width distortion and very little jitter were exhibited. Figure 13. Eye Diagram ### 4. Layout Recommendations Dielectric isolation is a set of specifications produced by the safety regulatory agencies from around the world that describes the physical construction of electrical equipment that derives power from a high-voltage power system such as $100-240~V_{AC}$ systems or industrial power systems. The dielectric test (or HIPOT test) given in the safety specifications places a very high voltage between the input power pins of a product and the user circuits and the user touchable surfaces of the product. For the IEC relating to products deriving their power from the $220-240~V_{DC}$ power grids, the test voltage is $2500~V_{AC}$ (or $3750~V_{DC}$ —the peak equivalent voltage). There are two terms described in the safety specifications: - Creepage—the distance along the insulating surface an arc may travel. - Clearance—the distance through the shortest path through air that an arc may travel. Figure 14 illustrates the accepted method of providing the proper creepage distance along the surface. For a 220–240 V application, this distance is 8 mm and the wide body SOIC package must be used. There must be no copper traces within this 8 mm exclusion area, and the surface should have a conformal coating such as solder resist. The digital isolator chip must straddle this exclusion area. Figure 14. Creepage Distance ### 4.1. Supply Bypass The Si844x requires a 0.1 $\mu$ F bypass capacitor between $V_{DD1}$ and GND1 and $V_{DD2}$ and GND2. The capacitor should be placed as close as possible to the package. ### 4.2. Input and Output Characteristics The Si844x inputs and outputs are standard CMOS drivers/receivers. ### 4.3. Enable Inputs Enable inputs EN1 and EN2 can be used for multiplexing, for clock sync, or other output control. EN1, EN2 logic operation is summarized for each isolator product in Table 11. These inputs are internally pulled-up to local VDD by a 9 $\mu$ A current source allowing them to be connected to an external logic level (high or low) or left floating. To minimize noise coupling, do **not** connect circuit traces to EN1 or EN2 if they are left floating. If EN1, EN2 are unused, it is recommended they be connected to an external logic level, especially if the Si84xx is operating in a noisy environment. **Table 11. Enable Input Truth Table** | P/N | EN1 | EN2 | Operation | |--------|-----|-----|------------------------------------------------------------------| | Si8440 | _ | Н | Outputs B1, B2, B3, B4 are enabled. | | | _ | L | Outputs B1, B2, B3, B4 are disabled and in high impedance state. | | Si8441 | Н | х | Output A4 enabled. | | | L | х | Output A4 disabled and in high impedance state. | | | х | Н | Outputs B1, B2, B3 are enabled. | | | х | L | Outputs B1, B2, B3 are disabled and in high impedance state. | | Si8442 | Н | х | Outputs A3 and A4 are enabled. | | | L | х | Outputs A3 and A4 are disabled and in high impedance state. | | | х | Н | Outputs B1 and B2 are enabled. | | | х | L | Outputs B1 and B2 are disabled and in high impedance state. | | Si8445 | _ | _ | Outputs B1, B2, B3, B4 are enabled. | ### 4.4. RF Immunity and Common Mode Transient Immunity The Si8440 family has very high common mode transient immunity while transmitting data. This is typically measured by applying a square pulse with very fast rise/fall times between the isolated grounds. Measurements show no failures up to $30 \text{ kV/}\mu\text{s}$ . During a high surge event the output may glitch low for up to 20-30 ns, but the output corrects immediately after the surge event. The Si844x family passes the industrial requirements of CISPR24 for RF immunity of 3 V/m using an unshielded evaluation board. As shown in Figure 15, the isolated ground planes form a parasitic dipole antenna, while Figure 16 shows the RMS common mode voltage versus frequency above which the Si844x becomes susceptible to data corruption. To avoid compromising data, care must be taken to keep RF common-mode voltage below the envelope specified in Figure 16. The PCB should be laid-out to not act as an efficient antenna for the RF frequency of interest. RF susceptibility is also significantly reduced when the end system is housed in a metal enclosure, or otherwise shielded. Figure 15. Dipole Antenna Figure 16. RMS Common Mode Voltage vs. Frequency ### 4.5. RF Radiated Emissions The Si8440 family uses a RF carrier frequency of approximately 2.1 GHz. This will result in a small amount of radiated emissions at this frequency and its harmonics. The radiation is not from the IC chip but due to a small amount of RF energy driving the isolated ground planes which can act as a dipole antenna. The unshielded Si8440 evaluation board passes FCC requirements. Table 12 shows measured emissions compared to FCC requirements. Radiated emissions can be reduced if the circuit board is enclosed in a shielded enclosure or if the PCB is a less efficient antenna. **Table 12. Radiated Emissions** | Frequency<br>(GHz) | Measured<br>(dBμV/m) | FCC Spec<br>(dBµV/m) | Compared<br>to Spec<br>(dB) | |--------------------|----------------------|----------------------|-----------------------------| | 2.094 | 70.0 | 74.0 | -4.0 | | 2.168 | 68.3 | 74.0 | -5.7 | | 4.210 | 61.9 | 74.0 | -12.1 | | 4.337 | 60.7 | 74.0 | -13.3 | | 6.315 | 58.3 | 74.0 | -15.7 | | 6.505 | 60.7 | 74.0 | -13.3 | | 8.672 | 45.6 | 74.0 | -28.4 | # 5. Pin Descriptions **Wide Body SOIC** | Name | SOIC-16 Pin# | Туре | Description | | |--------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|---------------------------------------------|--| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | | GND1 | 2 | Ground | Side 1 ground. | | | A1 | 3 | Digital Input | Side 1 digital input. | | | A2 | 4 | Digital Input | Side 1 digital input. | | | A3 | 5 | Digital I/O | Side 1 digital input or output. | | | A4 | 6 | Digital I/O | Side 1 digital input or output. | | | EN1/NC* | 7 | Digital Input | Side 1 active high enable. NC on Si8440/45. | | | GND1 | 8 | Ground | Side 1 ground. | | | GND2 | 9 | Ground | Side 2 ground. | | | EN2/NC* | 10 | Digital Input | Side 2 active high enable. NC on Si8445. | | | B4 | 11 | Digital I/O | Side 2 digital input or output. | | | В3 | 12 | Digital I/O | Side 2 digital input or output. | | | B2 | 13 | Digital Output | Side 2 digital output. | | | B1 | 14 | Digital Output | Side 2 digital output. | | | GND2 | 15 | Ground | Side 2 ground. | | | V <sub>DD2</sub> | 16 | Supply | Side 2 power supply. | | | <b>Note:</b> No Connect. These pins are not internally connected. They can be left floating, tied to V <sub>DD</sub> or tied to GND. | | | | | # 6. Ordering Guide | Ordering Part<br>Number | Number of<br>Inputs V <sub>DD1</sub><br>Side | Number of Inputs<br>V <sub>DD2</sub> Side | Maximum Data<br>Rate | Temperature | Package<br>Type | |-------------------------|----------------------------------------------|-------------------------------------------|----------------------|---------------|-----------------| | Si8440-A-IS | 4 | 0 | 1 | –40 to 125 °C | SOIC-16 | | Si8440-B-IS | 4 | 0 | 10 | –40 to 125 °C | SOIC-16 | | Si8440-C-IS | 4 | 0 | 150 | –40 to 125 °C | SOIC-16 | | Si8441-A-IS | 3 | 1 | 1 | –40 to 125 °C | SOIC-16 | | Si8441-B-IS | 3 | 1 | 10 | –40 to 125 °C | SOIC-16 | | Si8441-C-IS | 3 | 1 | 150 | –40 to 125 °C | SOIC-16 | | Si8442-A-IS | 2 | 2 | 1 | –40 to 125 °C | SOIC-16 | | Si8442-B-IS | 2 | 2 | 10 | –40 to 125 °C | SOIC-16 | | Si8442-C-IS | 2 | 2 | 150 | –40 to 125 °C | SOIC-16 | | Si8445-B-IS | 4 | 0 | 10 | –40 to 125 °C | SOIC-16 | **Note:** All packages are Pb-free and RoHS compliant. Moisture sensitivity level is MSL2 with peak reflow temperature of 260 °C according to the JEDEC industry standard classifications, and peak solder temperature. 26 ### 7. Package Outline: Wide Body SOIC Figure 17 illustrates the package details for the Quad-Channel Digital Isolator. Table 14 lists the values for the dimensions shown in the illustration. Figure 17. 16-Pin Wide Body SOIC **Table 14. Package Diagram Dimensions** | | Millimeters | | | |--------|-------------|------|--| | Symbol | Min | Max | | | Α | _ | 2.65 | | | A1 | 0.1 | 0.3 | | | D | 10.3 | BSC | | | Е | 10.3 BSC | | | | E1 | 7.5 | BSC | | | b | 0.31 | 0.51 | | | С | 0.20 | 0.33 | | | е | 1.27 BSC | | | | h | 0.25 | 0.75 | | | L | 0.4 | 1.27 | | | θ | 0° | 7° | | ### **DOCUMENT CHANGE LIST** #### Revision 0.2 to Revision 0.3 - Added enable high and low typical current specifications to Tables 1, 2, and 3. - Added startup time specifications (with note 5) to Tables 1, 2, and 3. - Rewrote paragraph 1 in section "4.4. RF Immunity and Common Mode Transient Immunity" on page 22 to reflect 30kV/µs transient immunity capability. #### Revision 0.3 to Revision 0.4 Added minimum and maximum values to the 5.0 V, 3.3 V, and 2.5 V electrical specifications in Table 1, Table 2, and Table 3, respectively. #### Revision 0.4 to Revision 0.5 - Updated Block Diagram on page 1. - Added Si8445 to various tables. - Updated Table 6, "Package Characteristics," on page 13. - Updated Table 7, "Regulatory Information," on page 14. - Updated Table 9, "DIN EN 60747-5-2 (VDE 0884 Part 2) Insulation Characteristics," on page 15. - Updated Figure 3, "Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2," on page 15. - Added Table 10, "Si84xx Truth Table (Positive Logic)," on page 16. - Added Table 11, "Enable Input Truth Table," on page 21. #### Revision 0.5 to Revision 0.51 - Added NC note (Note 3) to Table 10, "Si84xx Truth Table (Positive Logic)," on page 16. - Added NC note (\*) to "5. Pin Descriptions" on page 24. ### Si8440/41/42/45 ### **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: PowerProducts@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.