# Am27C49 65,536-Bit (8192x8) High-Performance CMOS PROM ### DISTINCTIVE CHARACTERISTICS - High-speed (35 ns)/Low-Power (90 mA) CMOS EPROM Technology - Direct plug-in replacement for Bipolar PROMs — JEDEC-approved pinout - 5-Volt ±10% power supplies for both Commercial and Military - UV-erasable and reprogrammable provides exceptionally high programming yields (Typ. > 99.9%) - ESD immunity > 2000 V ### **GENERAL DESCRIPTION** The Am27C49 (8192 words by 8 bits) is a high-speed CMOS programmable read-only memory (PROM). This device has three-state outputs compatible with lowpower Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls. This device utilizes proven floating-gate EPROM technology to ensure high reliability, ease of programming, and exceptionally high programming yields. #### **BLOCK DIAGRAM** 09890A-1 Publication # Rev. Amendment 09890 B /0 Issue Date: January 1989 # **PRODUCT SELECTOR GUIDE** | Part Number | Am27C49-35 | Am27C49-45 | Am27C49-55 | | | |---------------------|------------|------------|------------|--|--| | Address Access Time | 35 ns | 45 ns | 55 ns | | | | Operating Range | COM'L | COM, FWIF. | COM'L/MIL* | | | <sup>\*</sup> Advance Information—Military Products Only. # **CONNECTION DIAGRAMS** #### \*NC = No Connection Note: Pin 1 is marked for orientation. - \*\* Also available in a 24-Pin ceramic windowed DIP. Pinout identical to DIPs. - \*\*\* Also available in a 28-Pin ceramic windowed LCC. Pinout identical to LCC. # LOGIC SYMBOL Am27C49 5-21 ### ORDERING INFORMATION #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: Device Number Nu | Valid Combinations | | | | | | |--------------------|---------------------|--|--|--|--| | AM27C49-35 | PC, PCB, DC, | | | | | | AM27C49-45 | DCB, LC, LCB | | | | | | AM27C49-55 | JC, JCB | | | | | | AM27C49T-35 | | | | | | | AM27C49T-45 | PC, PCB, DC,<br>DCB | | | | | | AM27C49T-55 | 505 | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. <sup>\*</sup> Product version in Development. contact HPP Product Marketing. # **MILITARY ORDERING INFORMATION** ### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: - a. Device Number - b. Speed Option c. Device Class d. Package Type e. Lead Finish | Valid Combinations | | | | | | |--------------------|-------------|--|--|--|--| | AM27C49-45 | /BJA, /BLA, | | | | | | AM27C49-55 | /BKA, /B3A | | | | | \*Preliminary; Package in Development. #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly released valid combinations. ### **Group A Tests** Group A tests consist of Suboroups 1, 2, 3, 7, 8, 9, 10, 11, #### MILITARY BURN-IN Military burn-in is in accordance with the current revision of Mil-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. 5-23 Am27C49 ### PIN DESCRIPTION A<sub>o</sub>-A<sub>12</sub> Address Lines (Inputs) The 13-bit field presented at the address inputs selects one of 8192 memory locations to be read from. # DQ\_-DQ\_ Data Port (Input/Outputs; Three State) The outputs whose state represents the data read from the selected memory locations. These outputs are threestate buffers which, when disabled, are in a floating or high-impedance state. These pins provide the data input for programming the memory array. G/V<sub>pp</sub> Output Enable/Programming Power Provides direct control of the DQ output three-state buffers. When raised to a voltage > 12.0 V, this pin provides the programming power to program the memory array. # **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C Ambient Temperature with Power Applied55 to +125°C Supply Voltage0.5 V to +7.0 V | |------------------------------------------------------------------------------------------------------------------| | DC Voltage Applied to Outputs in<br>High-Impedance State0.5 V to +7.0 V | | DC Programming Voltage (V <sub>PP</sub> )14 V | | DC Input Voltage0.5 V to +7.0 V | | Electrostatic Discharge Protection | | (per MIL-STD-883 Method 3015.2)> 2000 V | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices | | |---------------------------------------|------------------| | Ambient Temperature (T <sub>*</sub> ) | 0 to +75°C | | Supply Voltage (V <sub>cc</sub> ) | +4.5 V to +5.5 V | | Military (M) Devices* | | | Case Temperature (T <sub>c</sub> ) | 55 to +125°C | | Supply Voltage (V <sub>CC</sub> ) | +4.5 to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. \* Military Product 100% tested at T<sub>c</sub> = +25°C, +125°C, and -55° €. ## DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2. 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test ( | Conditions | Min. | Max. | Unit | |-----------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|------|------|------| | V <sub>H</sub> | Input HIGH Voltage | Guaranteed Input HIGH Voltage (Note 1) | | 2.0 | | ٧ | | V <sub>IL</sub> | Input LOW Voltage | Guaranteed Input LOW Voltage (Note 1) | | | 0.8 | ٧ | | V <sub>oH</sub> | Output HIGH Voltage | V <sub>oc</sub> = Min., I <sub>oH</sub> = -4.0 mA<br>V <sub>IN</sub> = V <sub>IN</sub> or V <sub>K</sub> | | 2.4 | | V | | V <sub>oL</sub> | Output LOW Voltage | V <sub>oc</sub> = Min., I <sub>oL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IN</sub> or V <sub>IL</sub> | | | 0.4 | ٧ | | V <sub>CL</sub> | Input Clamp<br>Diode Voltage | V <sub>cc</sub> = Min., I <sub>IN</sub> = -18 mA | | -1.2 | | ٧ | | I <sub>H</sub> | Input HIGH Current | V <sub>cc</sub> = Max., V <sub>IN</sub> = 5.5 V | | _ | 10 | μА | | I <sub>IL</sub> | Input LOW Current | V <sub>cc</sub> = Max., V <sub>IN</sub> = 0.0 V | | | -10 | μА | | l <sub>sc</sub> | Output Short-Circuit<br>Current | V <sub>cc</sub> = Max.<br>V <sub>out</sub> = 0.0 V (Note 2) | | 20 | -90 | mA | | CEX | Output Leakage Current | V <sub>cc</sub> = Max., | V <sub>out</sub> = 5.5 V | | 40 | μА | | V <sub>6</sub> = 2.4 | V <sub>a</sub> = 2.4 ∨ | V <sub>out</sub> = 0.4 V | | -40 | μА | | | I <sub>cc</sub> Opera | Operating Supply Current | ing Supply Current V <sub>cc</sub> = Max. (Note 3) All Inputs = V <sub>iii</sub> All Inputs = V <sub>ii</sub> | | | | | | | | | | | 90 | mA | - Notes: 1. V<sub>m</sub> and V<sub>m</sub> are input conditions of output tests and are not themselves directly tested. V<sub>m</sub> and V<sub>m</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or lester noise. Do not attempt to test these values without suitable equipment. - 2. Not more than one output should be shorted at a time. Duration of the short-circuit test should not exceed one second. - 3. Operating I<sub>cc</sub> is measured with all inputs except G switching between V<sub>II</sub> and V<sub>III</sub> at a timing interval equal to TAVDQV. The outputs are disabled via G held at 3.0 V. | Capacitance* | | | | | | | |---------------------|----------------------------------------|------------------------------------------------------|------|------|--|--| | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | Тур. | Unit | | | | C <sub>IN</sub> | Input Capacitance (G/V <sub>pp</sub> ) | V 50 V T 0500 | 15 | | | | | | Input Capacitance (All Others) | V <sub>cc</sub> = 5.0 V, T <sub>A</sub> = 25°C | 5 | → pF | | | | Cout | Output Capacitance | V <sub>w</sub> /V <sub>out</sub> = 2.0 V @ f = 1 MHz | 8 - | ρF | | | <sup>\*</sup>These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. SWITCHING CHARACTERISTICS over operating range unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) | | | | Am27C49 | | | | | | | |-----|---------------------|-----------------------------------------------------------|---------|------|----------|------|------------|------|------| | | | | -35 | | _ | -45 | | -55 | | | | | | | | COM.FWIF | | COM, L'WIT | | | | No. | Parameter<br>Symbol | Parameter<br>Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | TAVDQV | Address Valid to Output<br>Valid Access Time | | 35 | | 45 | | 55 | ns | | 2 | TGHDQZ | Delay from Output Enable<br>HIGH to Output High Impedance | | 20 | | 25 | | 30 | ns | | 3 | TGLDQV | Delay from Output Enable LOW to Output Valid | | 20 | | 25 | | 30 | ns | See Switching Test Circuits. - Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V using test load in diagram A. - TGHDQZ is measured at steady-state HIGH output voltage -0.5 V and steady-state LOW output voltage +0.5 V output levels using the test load in diagram B. ### **SWITCHING TEST CIRCUITS** A. Output Load for all AC tests except TGVDQZ B. Output Load for TGVDQZ 09890A-4 Notes: 1. All device test loads should be located within 2" of device output pin. 2. Load capacitance includes all stray and fixture capacitance. <sup>\*</sup> Subgroups 7 and 8 apply to functional tests. # SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORMS KS000010 # Am27C49 CMOS PROM PROGRAMMING PROCEDURE ## **Programming Technique** Advanced Micro Devices' high-performance CMOS PROM circuits have been designed to use a programming algorithm which minimizes the requirements on the programmer, yet allows the circuit to be programmed quickly and reliably. Specifically, the following sequence of events must take place: - 1) V<sub>cc</sub> power is applied to the device; - 2) The device outputs are disabled; - 3) The appropriate address is selected; - 4) The appropriate byte-wide pattern is applied to all out- - 5) The $\overline{G}/V_{pp}$ pin is pulsed to 13.5 V for 1 ms; - The device is enabled and the byte sensed to verify that correct programming has occurred. - 7) In the event that the data does not verify, the sequence of 4 through 6 could be repeated up to 25 times; - 8) At the conclusion of initial programming, the sequence of 4 and 5 should be repeated for overprogramming using a V<sub>cc</sub> = 5.0 V, and G/V<sub>pp</sub> pulse width equal to twice the sum of initial programming pulse times; - The sequence of 2 through 6 must be repeated for each address to be programmed; - At the conclusion of programming, the device should be verified for correct data at all addresses with two V<sub>cc</sub> supply voltages (V<sub>cc</sub> = 6.0 and V<sub>cc</sub> = 4.2 V). # **Notes on Programming** - The unprogrammed or erased state of all enabled outputs is HIGH. - All delays between edges are specified from the completion of the first edge to the beginning of the second edge; i.e., not the midpoints (10% or 90% of specified waveform). - During t<sub>v</sub>, the output may be switched to appropriate loads for proper verification of specified V<sub>ot</sub> and V<sub>on</sub> levels. - 4) Due to the potential for fast voltage transitions of the outputs, it is advisable to provide low-impedance connections to the device's V<sub>oc</sub> and ground pins and to ensure adequate decoupling at the device pins. #### **Erasure Characteristics** In order to fully erase all memory locations, it is necessary to expose the memory array to an ultraviolet light source having a wavelength of 2537 Angstroms. The minimum recommended dose (UV intensity times exposure time) is 15 Wsec/cm². For a UV lamp with a 12 mW/cm² power rating, the exposure time would be approximately 30 minutes. The device should be located within 1 inch of the source in direct line. It should be noted that erasure may begin with exposure to light having wavelengths less than 4000 Angstroms. To prevent exposure to sunlight or flourescent lighting from resulting in partial erasure, an opaque label should be afixed over the window after programming. ## PROGRAMMING PARAMETERS (T, = 25°C ±5°C) | Parameter<br>Symbol | Parameter<br>Description | | | Max. | Unit | |----------------------|-------------------------------------------------------------------|---------------------|------|------|-------| | | Power Supply during Programming | Initial Programming | 5.75 | 6.25 | ,, | | V <sub>ccP</sub> | | Over-Programming | 4.75 | 5.25 | \ \ \ | | Icop | V <sub>cc</sub> Supply Current during Programming | · | | 90 | mA | | V <sub>PP</sub> | Programming Voltage | | 13 | 14 | V | | l <sub>pp</sub> | V <sub>PP</sub> Supply Current during Programming | | | 30 | mA | | V <sub>stP</sub> | Input HIGH Level during Programming and Verify | | | 5.5 | V | | ٧. | Input LOW Level during Programming and Verify | | 0 | 0.45 | V | | V <sub>oL</sub> | Output LOW Voltage during Verify | | | 0.45 | V | | V <sub>OH</sub> | Output HIGH Voltage during Verify | | 2.40 | | v | | dV <sub>pp</sub> /dt | Rate of G/V <sub>pp</sub> Voltage Change (Rise and Fall Times) | | 5 | 10 | V/µs | | t <sub>ppw</sub> | V <sub>pp</sub> Programming Pulse Width Initial Programming Pulse | | 0.95 | 1.05 | ms | | t <sub>AB</sub> | Address Valid to V <sub>pp</sub> (HIGH) Setup Time | | 1.0 | | μз | | t <sub>AH</sub> | V <sub>pp</sub> (LOW) to Address Change Hold Time | | 1.0 | | με | | t <sub>D6</sub> | Data Valid to V <sub>pp</sub> (HIGH) Setup Time | | 1.0 | | μs | | t <sub>DH</sub> | V <sub>pp</sub> (LOW) to Data Change Hold Time | | 1.0 | | με | | t <sub>ov</sub> | Delay from Data to Output Enable (LOW) for Verification | | 1.0 | | με | | t, | Delay from Output Enable (LOW) to Verification Strobe | | 100 | | ns | ما<sub>ا</sub> DATA OUTPUT VALID SELECTED ADDRESS VALID - PROGRAMMING CYCLE -DATA INPUT VALID 100 ADDRESS INPUTS A 0.-A 12 GWpp INPUT PROGRAMMING WAVEFORMS 09890A-6 Am27C49 5-29 Figure 1. Programming Flow **5-30** Am27C49