# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# Renesas

# MOS INTEGRATED CIRCUIT $\mu PD448012-X$

# 8M-BIT CMOS STATIC RAM 512K-WORD BY 16-BIT EXTENDED TEMPERATURE OPERATION

**DATA SHEET** 

#### Description

The  $\mu$ PD448012-X is a high speed, low power, 8,388,608 bits (524,288 words by 16 bits) CMOS static RAM. The  $\mu$ PD448012-X has two chip enable pins (/CE1, CE2) to extend the capacity. The  $\mu$ PD448012-X is packed in 48-pin PLASTIC TSOP (I) (Normal bent).

## Features

- 524,288 words by 16 bits organization
- Fast access time: 55, 70, 85, 100, 120 ns (MAX.)
- Byte data control: /LB (I/O1 I/O8), /UB (I/O9 I/O16)
- Low voltage operation

(B version: Vcc = 2.7 to 3.6 V, C version: Vcc = 2.2 to 3.6 V)

- Low Vcc data retention : 1.0 V (MIN.)
- Operating ambient temperature: T<sub>A</sub> = -25 to +85°C
- Output Enable input for easy application
- Two Chip Enable inputs: /CE1, CE2

| Part number    | Access time      | Operating supply | Operating ambient |              | Supply current |                   |  |
|----------------|------------------|------------------|-------------------|--------------|----------------|-------------------|--|
|                | ns (MAX.)        | voltage          | temperature       | At operating | At standby     | At data retention |  |
|                |                  | V                | °C                | mA (MAX.)    | μΑ (MAX.)      | μΑ (MAX.)         |  |
| μPD448012-BxxX | 55, 70, 85, 100  | 2.7 to 3.6       | –25 to +85        | 45 Note      | 15             | 6                 |  |
| μΡD448012-CxxX | 70, 85, 100, 120 | 2.2 to 3.6       |                   | 45           |                |                   |  |

**Note** Cycle time  $\geq$  70 ns,  $\mu$ PD448012-B55X : 50 mA

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

Document No. M14466EJ7V0DS00 (7th edition) Date Published September 2006 NS CP (K) Printed in Japan

The mark <R> shows major revised points.

© NEC Electronics Corporation 1999

The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.

# **Ordering Information**

| Part number            | Package                 | Access time<br>ns (MAX.) | Operating supply voltage | Operating temperature | Remark    |
|------------------------|-------------------------|--------------------------|--------------------------|-----------------------|-----------|
|                        |                         |                          | V                        | °C                    |           |
| μPD448012GY-B55X-MJH   | 48-pin PLASTIC TSOP (I) | 55                       | 2.7 to 3.6               | -25 to +85            | B version |
| μPD448012GY-B70X-MJH   | (12x18) (Normal bent)   | 70                       |                          |                       |           |
| μPD448012GY-B85X-MJH   |                         | 85                       |                          |                       |           |
| μPD448012GY-B10X-MJH   |                         | 100                      |                          |                       |           |
| μPD448012GY-C70X-MJH   |                         | 70                       | 2.2 to 3.6               |                       | C version |
| μPD448012GY-C85X-MJH   |                         | 85                       |                          |                       |           |
| μPD448012GY-C10X-MJH   |                         | 100                      |                          |                       |           |
| μPD448012GY-C12X-MJH   |                         | 120                      |                          |                       |           |
| μPD448012GY-B55X-MJH-A |                         | 55                       | 2.7 to 3.6               |                       | B version |
| μPD448012GY-B70X-MJH-A |                         | 70                       |                          |                       |           |
| μΡD448012GY-B85X-MJH-A |                         | 85                       |                          |                       |           |
| μPD448012GY-B10X-MJH-A |                         | 100                      |                          |                       |           |
| μPD448012GY-C70X-MJH-A |                         | 70                       | 2.2 to 3.6               |                       | C version |
| μPD448012GY-C85X-MJH-A |                         | 85                       |                          |                       |           |
| μPD448012GY-C10X-MJH-A |                         | 100                      |                          |                       |           |
| μPD448012GY-C12X-MJH-A |                         | 120                      |                          |                       |           |

**Remark** Products with -A at the end of the part number are lead-free products.

## Pin Configuration (Marking Side)

/xxx indicates active low signal.

#### 48-pin PLASTIC TSOP (I) (12x18) (Normal bent)

[ μPD448012GY-BxxX-MJH ] [ μPD448012GY-CxxX-MJH ] [ μPD448012GY-BxxX-MJH-A ] [ μPD448012GY-CxxX-MJH-A ]

|          |       | -                    |
|----------|-------|----------------------|
| A15 O>   | 1 48  | A16                  |
| A14 O>   | 2 47  |                      |
| A13 O>   | 3 46  |                      |
| A12 ○>   | 4 45  |                      |
| A11 O>   | 5 44  |                      |
| A10 ○>   | 6 43  |                      |
| A9 ○>    | 7 42  |                      |
| A8 O>    | 8 41  |                      |
| NC O     | 9 40  |                      |
| NC ()    | 10 39 |                      |
| /WE O──► | 11 38 | s <b>→</b> ⊖ I/O5    |
| CE2 ○→→  | 12 37 |                      |
| NC O     | 13 36 |                      |
| /UB ○>   | 14 35 |                      |
| /LB ○>   | 15 34 | . <b>- →</b> ○ I/011 |
| A18 ○    | 16 33 | s <b>→</b> ○ I/O3    |
| A17 O>   | 17 32 | . ← → ○ 1/010        |
| A7 O►    | 18 31 | <b>←→</b> ○ I/O2     |
| A6 ○>    | 19 30 | • <b></b> ○ I/O9     |
| A5 O►    | 20 29 | • <b></b> ○ I/01     |
| A4 ○>    | 21 28 | /OE                  |
| A3 ○>    | 22 27 |                      |
| A2 ○>    | 23 26 | /CE1                 |
| A1 O►    | 24 25 | S ← ─ ○ A0           |
|          | 1     | 1                    |

| A0 - A18     | : | Address inputs        |
|--------------|---|-----------------------|
| I/O1 - I/O16 | : | Data inputs / outputs |
| /CE1, CE2    | : | Chip Enable 1, 2      |
| /WE          | : | Write Enable          |
| /OE          | : | Output Enable         |
| /LB, /UB     | : | Byte data select      |
| Vcc          | : | Power supply          |
| GND          | : | Ground                |
| NC           | : | No Connection         |

**Remark** Refer to **Package Drawing** for the 1-pin index mark.

# Block Diagram

NEC



#### **Truth Table**

| /CE1 | CE2 | /OE | /WE | /LB | /UB | Mode             | ١/             | 0              | Supply current |
|------|-----|-----|-----|-----|-----|------------------|----------------|----------------|----------------|
|      |     |     |     |     |     |                  | I/O1 - I/O8    | I/O9 - I/O16   |                |
| Н    | ×   | ×   | ×   | ×   | ×   | Not selected     | High impedance | High impedance | lsв            |
| ×    | L   | ×   | ×   | ×   | ×   |                  |                |                |                |
| L    | Н   | Н   | Н   | ×   | ×   | Output disable   | High impedance | High impedance | ICCA           |
|      |     | L   | н   | L   | L   | Word read        | Dout           | Dout           |                |
|      |     |     |     | L   | Н   | Lower byte read  | Dout           | High impedance |                |
|      |     |     |     | Н   | L   | Upper byte read  | High impedance | Dout           |                |
|      |     | ×   | L   | L   | L   | Word write       | DIN            | Din            |                |
|      |     |     |     | L   | Н   | Lower byte write | Din            | High impedance |                |
|      |     |     |     | Н   | L   | Upper byte write | High impedance | Din            |                |
| ×    | ×   | ×   | ×   | Н   | Н   | Not selected     | High impedance | High impedance | lsв            |

#### Remark $\times : V_{IH} \text{ or } V_{IL}$

## **Electrical Specifications**

#### **Absolute Maximum Ratings**

| Parameter                     | Symbol | Condition | Rating                                         | Unit |
|-------------------------------|--------|-----------|------------------------------------------------|------|
| Supply voltage                | Vcc    |           | -0.5 <sup>Note</sup> to +4.0                   | V    |
| Input / Output voltage        | VT     |           | -0.5 <sup>Note</sup> to Vcc + 0.4 (4.0 V MAX.) | V    |
| Operating ambient temperature | TA     |           | –25 to +85                                     | °C   |
| Storage temperature           | Tstg   |           | –55 to +125                                    | °C   |

Note -3.0 V (MIN.) (Pulse width : 30 ns)

Caution Exposing the device to stress above those listed in Absolute Maximum Rating could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### **Recommended Operating Conditions**

| Parameter                     | Symbol | Condition                                                 | μPD4480              | )12-BxxX  | μPD4480              | Unit      |    |
|-------------------------------|--------|-----------------------------------------------------------|----------------------|-----------|----------------------|-----------|----|
|                               |        |                                                           | MIN.                 | MAX.      | MIN.                 | MAX.      |    |
| Supply voltage                | Vcc    |                                                           | 2.7                  | 3.6       | 2.2                  | 3.6       | V  |
| High level input voltage      | VIH    | $2.7~V \leq V_{\text{CC}} \leq 3.6~V$                     | 2.4                  | Vcc + 0.4 | 2.4                  | Vcc + 0.4 | V  |
|                               |        | $2.2 \text{ V} \leq \text{V}_{\text{CC}} < 2.7 \text{ V}$ | -                    | _         | 2.0                  | Vcc + 0.3 |    |
| Low level input voltage       | VIL    |                                                           | -0.3 <sup>Note</sup> | +0.5      | -0.3 <sup>Note</sup> | +0.3      | V  |
| Operating ambient temperature | TA     |                                                           | -25                  | +85       | -25                  | +85       | °C |

Note -1.5 V (MIN.) (Pulse width: 30 ns)

#### Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| Parameter                  | Symbol | Test condition         | MIN. | TYP. | MAX. | Unit |
|----------------------------|--------|------------------------|------|------|------|------|
| Input capacitance          | CIN    | V <sub>IN</sub> = 0 V  |      |      | 8    | pF   |
| Input / Output capacitance | Cı/o   | V <sub>1/0</sub> = 0 V |      |      | 10   | pF   |

Remarks 1. VIN : Input voltage, VI/O : Input / Output voltage

2. These parameters are not 100% tested.

## DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted) (1/2)

| Parameter                 | Symbol | Test cor                                                                         | ndition                        |      | $V_{CC} \ge 2.2$ | 7 V    | Unit |
|---------------------------|--------|----------------------------------------------------------------------------------|--------------------------------|------|------------------|--------|------|
|                           |        |                                                                                  |                                |      | μPD448012        | P-BxxX |      |
|                           |        |                                                                                  |                                | MIN. | TYP.             | MAX.   |      |
| Input leakage current     | lu     | $V_{IN} = 0 V \text{ to } V_{CC}$                                                |                                | -1.0 |                  | +1.0   | μA   |
| I/O leakage current       | Ilo    | V <sub>I/0</sub> = 0 V to V <sub>cc</sub> , /CE1 =                               | VIH or                         | -1.0 |                  | +1.0   | μA   |
|                           |        | $CE2 = V_{IL} \text{ or } /WE = V_{IL} \text{ or }$                              | r /OE = V⊮                     |      |                  |        |      |
| Operating supply current  | ICCA1  | /CE1 = VIL, CE2 = VIH,                                                           | Cycle time = 55 ns             |      | _                | 50     | mA   |
|                           |        | Minimum cycle time,                                                              | Cycle time $\ge$ 70 ns         |      | _                | 45     |      |
|                           |        | Ivo = 0 mA                                                                       |                                |      |                  |        |      |
|                           | ICCA2  | /CE1 = VIL, CE2 = VIH, II/                                                       | o <b>= 0 mA</b> ,              |      | _                | 4      |      |
|                           |        | Cycle time = $\infty$                                                            |                                |      |                  |        |      |
|                           | Іссаз  | /CE1 $\leq$ 0.2 V, CE2 $\geq$ Vcc                                                | c−0.2 V,                       |      | -                | 6      |      |
|                           |        | Cycle time = 1 $\mu$ s, I $_{\mu}$ s = 0                                         | 0 mA,                          |      |                  |        |      |
|                           |        | $V_{\text{IL}} \leq 0.2 \text{ V}, \text{ V}_{\text{IH}} \geq V_{\text{CC}} - 0$ | 0.2 V                          |      |                  |        |      |
| Standby supply current    | lsв    | /CE1 = VIH or CE2 = VIL                                                          | or /LB = /UB = V <sub>IH</sub> |      | -                | 0.6    | mA   |
|                           | ISB1   | $/\text{CE1} \geq \text{Vcc} - 0.2 \text{ V, CE2}$                               | $2 \ge Vcc - 0.2 V$            |      | 1.0              | 15     | μA   |
|                           | ISB2   | $CE2 \leq 0.2 \ V$                                                               |                                |      | 1.0              | 15     |      |
|                           | Isb3   | $/LB = /UB \ge V_{CC} - 0.2 V$ ,                                                 |                                |      | 1.0              | 15     |      |
|                           |        | /CE1 $\leq$ 0.2 V, CE2 $\geq$ Vcc                                                | e – 0.2 V                      |      |                  |        |      |
| High level output voltage | Vон    | Iон = -0.5 mA                                                                    |                                | 2.4  |                  |        | V    |
| Low level output voltage  | Vol    | IoL = 1.0 mA                                                                     |                                |      |                  | 0.4    | V    |

Remarks 1. VIN : Input voltage, VI/O : Input / Output voltage

2. These DC characteristics are in common regardless of product classification.

#### DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted) (2/2)

| Parameter                 | Symbol | Test conditior                                                | ı               |      | $Vcc \ge 2.2 V$ |      | Unit |
|---------------------------|--------|---------------------------------------------------------------|-----------------|------|-----------------|------|------|
|                           |        |                                                               |                 | μF   | PD448012-Cx     | хX   |      |
|                           |        |                                                               |                 | MIN. | TYP.            | MAX. |      |
| Input leakage current     | lu     | V <sub>IN</sub> = 0 V to V <sub>CC</sub>                      |                 | -1.0 |                 | +1.0 | μA   |
| I/O leakage current       | Ilo    | VI/0 = 0 V to Vcc, /CE1 = VIH 0                               | r               | -1.0 |                 | +1.0 | μA   |
|                           |        | CE2 = VIL or /WE = VIL or /OE                                 | = VIH           |      |                 |      |      |
| Operating supply current  | ICCA1  | /CE1 = VIL, CE2 = VIH, Minimu                                 |                 | -    | 45              | mA   |      |
|                           |        | Ivo = 0 mA                                                    | $Vcc \le 2.7 V$ |      | _               | 30   |      |
|                           | ICCA2  | /CE1 = VIL, CE2 = VIH, II/O = 0                               | mA,             |      | -               | 4    |      |
|                           |        | Cycle time = $\infty$                                         | $Vcc \le 2.7 V$ |      | _               | 2    |      |
|                           | Іссаз  | $/CE1 \le 0.2 \text{ V}, \text{ CE2} \ge \text{V}_{CC} - 0.2$ | 2 V,            |      | _               | 6    |      |
|                           |        | Cycle time = 1 $\mu$ s, I <sub>VO</sub> = 0 mA,               |                 |      |                 |      |      |
|                           |        | $V_{\text{IH}} \geq V_{\text{CC}} - 0.2 \text{ V}$            | $Vcc \le 2.7 V$ |      | -               | 5    |      |
| Standby supply current    | lsв    | /CE1 = V⊮ or CE2 = V⊩ or                                      |                 |      | -               | 0.6  | mA   |
|                           |        | /LB = /UB = VIH                                               | $Vcc \le 2.7 V$ |      | _               | 0.6  |      |
|                           | ISB1   | $/CE1 \ge Vcc - 0.2 V$ ,                                      |                 |      | 1.0             | 15   | μA   |
|                           |        | $CE2 \geq V_{CC} - 0.2 \; V$                                  | $Vcc \le 2.7 V$ |      | 0.9             | 13   |      |
|                           | ISB2   | $CE2 \le 0.2 V$                                               |                 |      | 1.0             | 15   |      |
|                           |        |                                                               | $Vcc \le 2.7 V$ |      | 0.9             | 13   |      |
|                           | lsвз   | $/LB = /UB \ge V_{CC} - 0.2 \text{ V}, /CE1$                  | $\leq$ 0.2 V,   |      | 1.0             | 15   |      |
|                           |        | $CE2 \geq V_{CC} - 0.2 \; V$                                  | $Vcc \le 2.7 V$ |      | 0.9             | 13   |      |
| High level output voltage | Vон    | Iон = -0.5 mA                                                 |                 | 2.4  |                 |      | V    |
|                           |        |                                                               | $Vcc \le 2.7 V$ | 1.8  |                 |      |      |
| Low level output voltage  | Vol    | lo∟ = 1.0 mA                                                  |                 |      |                 | 0.4  | V    |

Remarks 1. VIN : Input voltage, VI/O : Input / Output voltage

2. These DC characteristics are in common regardless of product classification.

#### AC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)

#### **AC Test Conditions**

#### [ μPD448012-B55X, μPD448012-B70X, μPD448012-B85X, μPD448012-B10X ]

Input Waveform (Rise and Fall Time  $\leq$  5 ns)



#### Output Load

1TTL + 50 pF

#### [ μPD448012-C70X, μPD448012-C85X, μPD448012-C10X, μPD448012-C12X ]

#### Input Waveform (Rise and Fall Time ≤ 5 ns)



#### Output Load

1TTL + 30 pF

#### Read Cycle (1/2) (B version)

| Parameter                            | Symbol       |           |       |           | Vcc≥            | 2.7 V |                |      |       | Unit | Condition |
|--------------------------------------|--------------|-----------|-------|-----------|-----------------|-------|----------------|------|-------|------|-----------|
|                                      |              | $\mu$ PD4 | 48012 | $\mu$ PD4 | μPD448012 μPD44 |       | 48012 μPD44801 |      | 48012 |      |           |
|                                      |              | -B\$      | -B55X |           | -B70X -B8       |       | 35X            | -B´  | -B10X |      |           |
|                                      |              | MIN.      | MAX.  | MIN.      | MAX.            | MIN.  | MAX.           | MIN. | MAX.  |      |           |
| Read cycle time                      | tRC          | 55        |       | 70        |                 | 85    |                | 100  |       | ns   |           |
| Address access time                  | taa          |           | 55    |           | 70              |       | 85             |      | 100   | ns   | Note 1    |
| /CE1 access time                     | tco1         |           | 55    |           | 70              |       | 85             |      | 100   | ns   |           |
| CE2 access time                      | tco2         |           | 55    |           | 70              |       | 85             |      | 100   | ns   |           |
| /OE to output valid                  | toe          |           | 30    |           | 35              |       | 40             |      | 50    | ns   |           |
| /LB, /UB to output valid             | tва          |           | 55    |           | 70              |       | 85             |      | 100   | ns   |           |
| Output hold from address change      | tон          | 10        |       | 10        |                 | 10    |                | 10   |       | ns   |           |
| /CE1 to output in low impedance      | tLZ1         | 10        |       | 10        |                 | 10    |                | 10   |       | ns   | Note 2    |
| CE2 to output in low impedance       | tLZ2         | 10        |       | 10        |                 | 10    |                | 10   |       | ns   |           |
| /OE to output in low impedance       | tolz         | 0         |       | 0         |                 | 0     |                | 0    |       | ns   |           |
| /LB, /UB to output in low impedance  | <b>t</b> BLZ | 10        |       | 10        |                 | 10    |                | 10   |       | ns   |           |
| /CE1 to output in high impedance     | tHZ1         |           | 20    |           | 25              |       | 30             |      | 35    | ns   |           |
| CE2 to output in high impedance      | tHZ2         |           | 20    |           | 25              |       | 30             |      | 35    | ns   |           |
| /OE to output in high impedance      | tонz         |           | 20    |           | 25              |       | 30             |      | 35    | ns   |           |
| /LB, /UB to output in high impedance | tвнz         |           | 20    |           | 25              |       | 30             |      | 35    | ns   |           |

Notes 1. The output load is 1TTL + 50 pF.

2. The output load is 1TTL + 5 pF.

## Read Cycle (2/2) (C version)

| Parameter                            | Symbol       |           |       |      | Vcc≥  | 2.2 V |            |      |           | Unit | Condition |
|--------------------------------------|--------------|-----------|-------|------|-------|-------|------------|------|-----------|------|-----------|
|                                      |              | $\mu$ PD4 | 48012 | μPD4 | 48012 | μPD4  | 48012 μPD4 |      | μPD448012 |      |           |
|                                      |              | -C7       | 70X   | -C8  | 35X   | -C′   | 10X        | -C′  | 12X       |      |           |
|                                      |              | MIN.      | MAX.  | MIN. | MAX.  | MIN.  | MAX.       | MIN. | MAX.      |      |           |
| Read cycle time                      | trc          | 70        |       | 85   |       | 100   |            | 120  |           | ns   |           |
| Address access time                  | taa          |           | 70    |      | 85    |       | 100        |      | 120       | ns   | Note 1    |
| /CE1 access time                     | tco1         |           | 70    |      | 85    |       | 100        |      | 120       | ns   |           |
| CE2 access time                      | tco2         |           | 70    |      | 85    |       | 100        |      | 120       | ns   |           |
| /OE to output valid                  | toe          |           | 35    |      | 40    |       | 50         |      | 60        | ns   |           |
| /LB, /UB to output valid             | tва          |           | 70    |      | 85    |       | 100        |      | 120       | ns   |           |
| Output hold from address change      | tон          | 10        |       | 10   |       | 10    |            | 10   |           | ns   |           |
| /CE1 to output in low impedance      | tLZ1         | 10        |       | 10   |       | 10    |            | 10   |           | ns   | Note 2    |
| CE2 to output in low impedance       | t∟z2         | 10        |       | 10   |       | 10    |            | 10   |           | ns   |           |
| /OE to output in low impedance       | tolz         | 0         |       | 0    |       | 0     |            | 0    |           | ns   |           |
| /LB, /UB to output in low impedance  | <b>t</b> BLZ | 10        |       | 10   |       | 10    |            | 10   |           | ns   |           |
| /CE1 to output in high impedance     | tHZ1         |           | 25    |      | 30    |       | 35         |      | 40        | ns   |           |
| CE2 to output in high impedance      | tHZ2         |           | 25    |      | 30    |       | 35         |      | 40        | ns   |           |
| /OE to output in high impedance      | tонz         |           | 25    |      | 30    |       | 35         |      | 40        | ns   |           |
| /LB, /UB to output in high impedance | tвнz         |           | 25    |      | 30    |       | 35         |      | 40        | ns   |           |

**Notes 1.** The output load is 1TTL + 30 pF.

2. The output load is 1TTL + 5 pF.

# **Read Cycle Timing Chart**

NEC



**Remark** In read cycle, /WE should be fixed to high level.

Data Sheet M14466EJ7V0DS

#### Write Cycle (1/2) (B version)

| Parameter                       | Symbol | $V_{CC} \ge 2.7 V$ |       |           |      |           |      | Unit      | Condition |    |      |
|---------------------------------|--------|--------------------|-------|-----------|------|-----------|------|-----------|-----------|----|------|
|                                 |        | μPD4               | 48012 | μPD448012 |      | μPD448012 |      | μPD448012 |           |    |      |
|                                 |        | -Bł                | 55X   | -B70X     |      | -B85X     |      | -B10X     |           |    |      |
|                                 |        | MIN.               | MAX.  | MIN.      | MAX. | MIN.      | MAX. | MIN.      | MAX.      |    |      |
| Write cycle time                | twc    | 55                 |       | 70        |      | 85        |      | 100       |           | ns |      |
| /CE1 to end of write            | tcw1   | 50                 |       | 55        |      | 70        |      | 80        |           | ns |      |
| CE2 to end of write             | tcw2   | 50                 |       | 55        |      | 70        |      | 80        |           | ns |      |
| /LB, /UB to end of write        | tвw    | 50                 |       | 55        |      | 70        |      | 80        |           | ns |      |
| Address valid to end of write   | taw    | 50                 |       | 55        |      | 70        |      | 80        |           | ns |      |
| Address setup time              | tas    | 0                  |       | 0         |      | 0         |      | 0         |           | ns |      |
| Write pulse width               | tw₽    | 45                 |       | 50        |      | 55        |      | 60        |           | ns |      |
| Write recovery time             | twr    | 0                  |       | 0         |      | 0         |      | 0         |           | ns |      |
| Data valid to end of write      | tow    | 25                 |       | 30        |      | 35        |      | 40        |           | ns |      |
| Data hold time                  | tон    | 0                  |       | 0         |      | 0         |      | 0         |           | ns |      |
| /WE to output in high impedance | twнz   |                    | 20    |           | 25   |           | 30   |           | 35        | ns | Note |
| Output active from end of write | tow    | 5                  |       | 5         |      | 5         |      | 5         |           | ns |      |

Note The output load is 1TTL + 5 pF.

## Write Cycle (2/2) (C version)

| Parameter                       | Symbol | $V_{CC} \ge 2.2V$ |       |           |      |           |      | Unit      | Condition |    |      |
|---------------------------------|--------|-------------------|-------|-----------|------|-----------|------|-----------|-----------|----|------|
|                                 |        | μPD4              | 48012 | μPD448012 |      | μPD448012 |      | μPD448012 |           |    |      |
|                                 |        | -C7               | 70X   | -C8       | 35X  | -C′       | 10X  | -C′       | 12X       |    |      |
|                                 |        | MIN.              | MAX.  | MIN.      | MAX. | MIN.      | MAX. | MIN.      | MAX.      |    |      |
| Write cycle time                | twc    | 70                |       | 85        |      | 100       |      | 120       |           | ns |      |
| /CE1 to end of write            | tcw1   | 55                |       | 70        |      | 80        |      | 100       |           | ns |      |
| CE2 to end of write             | tcw2   | 55                |       | 70        |      | 80        |      | 100       |           | ns |      |
| /LB, /UB to end of write        | tвw    | 55                |       | 70        |      | 80        |      | 100       |           | ns |      |
| Address valid to end of write   | taw    | 55                |       | 70        |      | 80        |      | 100       |           | ns |      |
| Address setup time              | tas    | 0                 |       | 0         |      | 0         |      | 0         |           | ns |      |
| Write pulse width               | twp    | 50                |       | 55        |      | 60        |      | 85        |           | ns |      |
| Write recovery time             | twr    | 0                 |       | 0         |      | 0         |      | 0         |           | ns |      |
| Data valid to end of write      | tow    | 30                |       | 35        |      | 40        |      | 60        |           | ns |      |
| Data hold time                  | tон    | 0                 |       | 0         |      | 0         |      | 0         |           | ns |      |
| /WE to output in high impedance | twнz   |                   | 25    |           | 30   |           | 35   |           | 40        | ns | Note |
| Output active from end of write | tow    | 5                 |       | 5         |      | 5         |      | 5         |           | ns |      |

Note The output load is 1TTL + 5 pF.

# NEC

## Write Cycle Timing Chart 1 (/WE Controlled)



# Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated.2. Do not input data to the I/O pins while they are in the output state.

- **Remarks 1.** Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2.
  - If /CE1 changes to low level at the same time or after the change of /WE to low level, or if CE2 changes to high level at the same time or after the change of /WE to low level, the I/O pins will remain high impedance state.
  - 3. When /WE is at low level, the I/O pins are always high impedance. When /WE is at high level, read operation is executed. Therefore /OE should be at high level to make the I/O pins high impedance.

# NEC

# Write Cycle Timing Chart 2 (/CE1 Controlled)



- Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated.2. Do not input data to the I/O pins while they are in the output state.
- **Remark** Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2.

## Write Cycle Timing Chart 3 (CE2 Controlled)



- Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated.2. Do not input data to the I/O pins while they are in the output state.
- **Remark** Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2.

# NEC

## Write Cycle Timing Chart 4 (/LB, /UB Controlled)



- Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated.2. Do not input data to the I/O pins while they are in the output state.
- **Remark** Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2.

| Parameter         | Symbol       | Test Condition                                      | V                   | ′cc ≥ <b>2</b> .7 | V    | V                   | Unit |      |    |
|-------------------|--------------|-----------------------------------------------------|---------------------|-------------------|------|---------------------|------|------|----|
|                   |              |                                                     | μ                   | PD4480            | 12   | μPD448012           |      |      |    |
|                   |              |                                                     | -B××X               |                   |      | -C××X               |      |      |    |
|                   |              |                                                     | MIN.                | TYP.              | MAX. | MIN.                | TYP. | MAX. |    |
| Data retention    | VCCDR1       | /CE1 $\geq$ Vcc $-$ 0.2 V, CE2 $\geq$ Vcc $-$ 0.2 V | 1.0                 |                   | 3.6  | 1.0                 |      | 3.6  | V  |
| supply voltage    | VCCDR2       | $CE2 \le 0.2 V$                                     | 1.0                 |                   | 3.6  | 1.0                 |      | 3.6  |    |
|                   | VCCDR3       | $/LB = /UB \ge V_{CC} - 0.2 V$ ,                    | 1.0                 |                   | 3.6  | 1.0                 |      | 3.6  |    |
|                   |              | /CE1 $\leq$ 0.2 V, CE2 $\geq$ Vcc – 0.2 V           |                     |                   |      |                     |      |      |    |
| Data retention    | ICCDR1       | $V_{CC}$ = 1.5 V, /CE1 $\ge$ $V_{CC}$ – 0.2 V,      |                     | 0.5               | 6.0  |                     | 0.5  | 6.0  | μA |
| supply current    |              | CE2 ≥ Vcc – 0.2 V                                   |                     |                   |      |                     |      |      |    |
|                   | ICCDR2       | $V_{CC}$ = 1.5 V, CE2 $\leq$ 0.2 V                  |                     | 0.5               | 6.0  |                     | 0.5  | 6.0  |    |
|                   | ICCDR3       | $V_{CC}$ = 1.5 V, /LB = /UB $\ge$ $V_{CC}$ – 0.2 V, |                     | 0.5               | 6.0  |                     | 0.5  | 6.0  |    |
|                   |              | /CE1 $\leq$ 0.2 V, CE2 $\geq$ Vcc – 0.2 V           |                     |                   |      |                     |      |      |    |
| Chip deselection  | <b>t</b> CDR |                                                     | 0                   |                   |      | 0                   |      |      | ns |
| to data retention |              |                                                     |                     |                   |      |                     |      |      |    |
| mode              |              |                                                     |                     |                   |      |                     |      |      |    |
| Operation         | tR           |                                                     | trc <sup>Note</sup> |                   |      | trc <sup>Note</sup> |      |      | ns |
| recovery time     |              |                                                     |                     |                   |      |                     |      |      |    |

# Low Vcc Data Retention Characteristics (T<sub>A</sub> = -25 to +85°C)

 $\label{eq:relation} \textbf{Note} \quad t_{\texttt{RC}}: \textbf{Read cycle time}$ 

## **Data Retention Timing Chart**

#### (1) /CE1 Controlled



Note B version : 2.7 V, C version : 2.2 V

**Remark** On the data retention mode by controlling /CE1, the input level of CE2 must be  $\geq$  V<sub>CC</sub> - 0.2 V or  $\leq$  0.2 V. The other pins (Address, I/O, /WE, /OE, /LB, /UB) can be in high impedance state.

#### (2) CE2 Controlled



Note B version : 2.7 V, C version : 2.2 V

**Remark** On the data retention mode by controlling CE2, the other pins (/CE1, Address, I/O, /WE, /OE, /LB, /UB) can be in high impedance state.

### (3) /LB, /UB Controlled

NEC



Note B version : 2.7 V, C version : 2.2 V

**Remark** On the data retention mode by controlling /LB and /UB, the input level of /CE1 and CE2 must be  $\geq$  Vcc - 0.2 V or  $\leq$  0.2 V. The other pins (Address, I/O, /WE, /OE) can be in high impedance state.

## Package Drawing

# 48-PIN PLASTIC TSOP(I) (12x18)



#### NOTES

- 1. Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.
- 2. "A" excludes mold flash. (Includes mold flash : 12.4 mm MAX.)

| ITEM | MILLIMETERS          |
|------|----------------------|
| A    | 12.0±0.1             |
| В    | 0.45 MAX.            |
| С    | 0.5 (T.P.)           |
| D    | 0.22±0.05            |
| Е    | 0.1±0.05             |
| F    | 1.2 MAX.             |
| G    | 1.0±0.05             |
| I    | 16.4±0.1             |
| J    | 0.8±0.2              |
| к    | 0.145±0.05           |
| L    | 0.5                  |
| М    | 0.10                 |
| N    | 0.10                 |
| Р    | 18.0±0.2             |
| Q    | 3° <sup>+5°</sup> 3° |
| R    | 0.25                 |
| S    | 0.60±0.15            |
| 5    | 648GY-50-MJH1-1      |

#### **Recommended Soldering Conditions**

Please consult with our sales offices for soldering conditions of the  $\mu$ PD448012-X.

#### **Types of Surface Mount Device**

| μPD448012GY-BxxX-MJH   | : 48-pin PLASTIC TSOP (I) (12x18) (Normal bent) |
|------------------------|-------------------------------------------------|
| μPD448012GY-CxxX-MJH   | : 48-pin PLASTIC TSOP (I) (12x18) (Normal bent) |
| µPD448012GY-BxxX-MJH-A | : 48-pin PLASTIC TSOP (I) (12x18) (Normal bent) |
| μPD448012GY-CxxX-MJH-A | : 48-pin PLASTIC TSOP (I) (12x18) (Normal bent) |

## <R> Quality Grade

- A quality grade of the products is "Standard".
- Anti-radioactive design is not implemented in the products.
- Semiconductor devices have the possibility of unexpected defects by affection of cosmic ray that reach to the ground and so forth.



## **Revision History**

| Edition/     | Page    |          | Type of  | Location      | Description                                   |
|--------------|---------|----------|----------|---------------|-----------------------------------------------|
| Date         | This    | Previous | revision |               | (Previous edition $\rightarrow$ This edition) |
|              | edition | edition  |          |               |                                               |
| 7th edition/ | p.20    | p.20     | Addition | Quality Grade | Section of Quality Grade has been added.      |
| Sep. 2006    |         |          |          |               |                                               |

# NEC

[ MEMO ]

#### NOTES FOR CMOS DEVICES -

#### **1** VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between V<sub>IL</sub> (MAX) and V<sub>IH</sub> (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between V<sub>IL</sub> (MAX) and V<sub>IH</sub> (MIN).

#### (2) HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### **③** PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### **④** STATUS BEFORE INITIALIZATION

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

#### 5 POWER ON/OFF SEQUENCE

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

#### 6 INPUT OF SIGNAL DURING POWER OFF STATE

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

- The information in this document is current as of September, 2006. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).