### **Philips Components-Signetics** | Timpe Component Comme | | | | | | |------------------------------|---------------|--|--|--|--| | Document No. | 853-1443 | | | | | | ECN No. | 99809 | | | | | | Date of Issue | June 15, 1990 | | | | | | Status Product Specification | | | | | | | Application Specific Product | | | | | | # 83C752/87C752 CMOS single-chip 8-bit microcontroller with A/D, PWM #### DESCRIPTION The Philips 83C752/87C752 offers many of the advantages of the 80C51 architecture in a small package and at low cost. The 8XC752 Microcontroller is fabricated with Philips high-density CMOS technology. Philips epitaxial substrate minimizes CMOS latch-up sensitivity. The 8XC752 contains a 2k x 8 ROM (83C752) EPROM (87C752), a 64 x 8 RAM, 21 I/O lines, a 16-bit auto-reload counter/timer, a fixed-priority level interrupt structure, a bidirectional inter-integrated circuit (I<sup>2</sup>C) serial bus interface, an on-chip oscillator, a five channel multiplexed 8-bit A/D converter, and an 8-bit PWM output. The onboard inter-integrated circuit (I<sup>2</sup>C) bus interface allows the 8XC752 to operate as a master or slave device on the I<sup>2</sup>C small area network. This capability facilitates I/O and RAM expansion, access to EEPROM, processor-to-processor communication, and efficient interface to a wide variety of dedicated I<sup>2</sup>C peripherals. #### **FEATURES** - Available in erasable quartz lid or One-Time Programmable plastic packages - 80C51 based architecture - Inter-integrated Circuit (I<sup>2</sup>C) serial bus interface - Small package sizes - 28-pin DIP - 28-pin PLCC - Wide oscillator frequency range - Low power consumption: - Normal operation: less than 11 mA @ 5V. 12MHz - Idle mode - Power-down mode - 2k x 8 ROM (83C752) EPROM (87C752) - 64 × 8 RAM - 16-bit auto reloadable counter/timer - 5-channel 8-bit A/D converter - 8-bit PWM output/timer - Fixed-rate timer - Boolean processor - CMOS and TTL compatible - Well suited for logic replacement, consumer and industrial applications #### PIN CONFIGURATION # 83C752/87C752 .---- ### PART NUMBER SELECTION | ROM | EPROM | SPEED | TEMPERATURE AND PACKAGE | |-------------|-------------|--------------|----------------------------| | | 87C752-1F28 | 3.5 to 12MHz | 0 to +70°C, ceramic DIP | | | 87C752-2F28 | 3.5 to 12MHz | -40 to +85°C, ceramic DIP | | | 87C752-4F28 | 3.5 to 16MHz | 0 to +70°C, ceramic DIP | | | 87C752-5F28 | 3.5 to 16MHz | -40 to +85°C, ceramic DIP | | 83C752-1N28 | 87C752-1N28 | 3.5 to 12MHz | 0 to +70°C, plastic DIP | | 83C752-2N28 | 87C752-2N28 | 3.5 to 12MHz | -40 to +85°C, plastic DIP | | 83C752-4N28 | 87C752-4N28 | 3.5 to 16MHz | 0 to +70°C, plastic DIP | | 83C752-5N28 | 87C752-5N28 | 3.5 to 16MHz | -40 to +85℃, plastic DIP | | 83C752-1A28 | 87C752-1A28 | 3.5 to 12MHz | 0 to +70°C, plastic LCC | | 83C7522A28 | 87C752-2A28 | 3.5 to 12MHz | -40 to +85°C, plastic LCC | | 83C752-4A28 | 87C752-4A28 | 3.5 to 16MHz | 0 to +70°C, plastic LCC | | 83C752-5A28 | 87C752-5A2B | 3.5 to 16MHz | -40 to +85°C, plastic LCC | | 83C752-6A28 | 87C752-6A28 | 3.5 to 12MHz | -55 to +125°C, plastic LCC | | 83C752-6F28 | 87C752-6F28 | 3.5 to 12MHz | -55 to +125°C, ceramic DIP | | 83C752-6N28 | 87C752-6N28 | 3.5 to 12MHz | -55 to +125°C, plastic DIP | ### 83C752/87C752 438 # 83C752/87C752 # PIN DESCRIPTION | MNEMONIC | PIN NO. | TYPE | NAME AND FUNCTION | |------------------|--------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>SS</sub> | 12 | ı | Circuit Ground Potential. | | Vcc | 28 | 1 | Supply voltage during normal, idle, and power-down operation. | | P0.0-P0.4 | 8–6<br>23, 24 | I/O | Port 0: Port 0 is a 5-bit bidirectional port. Port 0.0–P0.2 are open drain. Port 0.0–P0.2 pins that have 1s written to them float, and in that state can be used as high-impedance inputs. P0.3–P0.4 are bidirectional I/O port pins with internal pull-ups. Port 0 also serves as the serial I <sup>2</sup> C interface. When this feature is activated by software, SCL and SDA are driven low in accordance with the I <sup>2</sup> C protocol. These pins are driven low if the port register bit is written with a 0 or if the I <sup>2</sup> C subsystem presents a 0. The state of the pin can always be read from the port register by the program. Port 0.3 and 0.4 have internal pull-ups that function identically to port 3. Pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. | | | 6<br>7<br>8 | 1 | To comply with the I <sup>2</sup> C specification, P0.0 and P0.1 are open drain bidirectional I/O pins with the electrical characteristics listed in the tables that follow. While these differ from "standard TTL" characteristics, they are close enough for the pins to still be used as general-purpose I/O in non-I <sup>2</sup> C applications. Vpp (P0.2) — Programming voltage input. OE/PGM (P0.1) — Input which specifies verify mode (output enable) or the program mode. OE/PGM = 1 output enabled (verify mode). OE/PGM = 0 program mode. ASEL (P0.0) — Input which indicates which bits of the EPROM address are applied to port 3. ASEL = 0 low address byte available on port 3 (only the three least significant bits are used). | | P1.0-P1.7 | 13–17.<br>20–22<br>20<br>21<br>22<br>13–17 | 1/0 | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. P0.3–P0.4 pins are bidirectional I/O port pins with internal pull-ups. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 1 also serves the special function features of the SC80C51 family as listed below: INTO (P1.5): External interrupt. INTT (P1.6): External interrupt. TO (P1.7): Timer 0 external input. ADC0 (P1.0)—ADC4 (P1.4): Port 1 also functions as the inputs to the five channel multiplexed A/D converter. These pins can be used as outputs only if the A/D function has been disabled. These pins can be used as inputs while the A/D converter is enabled. | | | | | Port 1 serves to output the addressed EPROM contents in the verify mode and accepts as inputs the value to program into the selected address during the program mode. | | P3.0-P3.7 | 5–1,<br>27–25 | I/O | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>R</sub> ). Port 3 also functions as the address input for the EPROM memory location to be programmed (or verified). The 11-bit address is multiplexed into this port as specified by P0.0/ASEL. | | RST | 9 | I | Reset: A high on this pin for two machine cycles while the oscillator is running resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on RESET using only an external capacitor to $V_{CC}$ . After the device is reset, a 10-bit serial sequence, sent LSB first, applied to RESET, places the device in the programming state allowing programming address, data and $V_{PP}$ to be applied for programming or verification purposes. The RESET serial sequence must be synchronized with the X1 input. | | X1 | 11 | l | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. X1 also serves as the clock to strobe in a serial bit stream into RESET to place the device in the programming state. | | X2 | 10 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | | AV <sub>CC</sub> | 19 | 1 | Analog supply voltage and reference input. | | AV <sub>CC</sub> | 18 | 1 | Analog supply and reference ground. | ### 83C752/87C752 #### OSCILLATOR CHARACTERISTICS X1 and X2 are the input and output, respectively, of an inverting amplifier which can be configured for use as an on-chip oscillator. To drive the device from an external clock source, X1 should be driven while X2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed. #### IDLE MODE In idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### POWER-DOWN MODE In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. Only the contents of the on-chip RAM are preserved. A hardware reset is the only way to terminate the power-down mode, the control bits for the reduced power modes are in the special function register PCON. Table 1. External Pin Status During Idle and Power-Down Modes | MODE | Port 0* | Port 1 | Port 2 | |------------|---------|--------|--------| | Idle | Data | Data | Data | | Power-down | Data | Data | Data | <sup>\*</sup>Except for PWM output (P0.4). #### DIFFERENCES BETWEEN THE 8XC752 AND THE 80C51 ### **Program Memory** On the 8XC752, program memory is 2048 bytes long and is not externally expandable, so the 80C51 instructions MOVX, LJMP, and LCALL are not implemented. The only fixed locations in program memory are the addresses at which execution is taken up in response to reset and interrupts, which are as follows: | | Program Memory | |-----------------|----------------| | Event | Address | | Reset | 000 | | External INTO | 003 | | Counter/timer 0 | 00B | | External INTT | 013 | |-------------------------|-----| | Timer I | 01B | | I <sup>2</sup> C serial | 023 | | ADC | 02B | | PWM | 033 | #### Counter/Timer Subsystem The 8XC752 has one counter/timer called timer/counter 0. Its operation is similar to mode 2 operation on the 80C51, but is extended to 16 bits with 16 bits of autoload. The controls for this counter are centralized in a single register called TCON. A watchdog timer, called Timer I, is for use with the I<sup>2</sup>C subsystem. In I<sup>2</sup>C applications, this timer is dedicated to time-generation and bus monitoring of the I<sup>2</sup>C. In non-I<sup>2</sup>C applications, it is available for use as a fixed time-base #### Interrupt Subsystem - Fixed Priority The IP register and the 2-level interrupt system of the SC80C51 are eliminated. Simultaneous interrupt conditions are resolved by a single-level, fixed priority as follows: Highest priority: Pin INTO Counter/timer flag 0 Pin TNT1 PWM Timer I Serial I<sup>2</sup>C ADC • #### Serial Communications Lowest priority: The 8XC752 contains an I<sup>2</sup>C serial communications port instead of the 80C51 UART. The I<sup>2</sup>C serial port is a single bit hardware interface with all of the hardware necessary to support multimaster and slave operations. Also included are receiver digital filters and timer (timer I) for communication watch-dog purposes. The I<sup>2</sup>C serial port is controlled through four special function registers; I<sup>2</sup>C control, I<sup>2</sup>C data, I<sup>2</sup>C status, and I<sup>2</sup>C configuration. #### Pulse Width Modulation Output (P0.4) The PWM outputs pulses of programmable length and interval. The repetition frequency is defined by an 8-bit prescaler which generates the clock for the counter. The prescaler register is PWMP. The prescaler and counter are not associated with any other timer. The 8-bit counter counts modulo 255, that is from 0 to 254 inclusive. The value of the 8-bit counter is compared to the contents of a compare register, PWM. When the counter value matches the contents of this register, the output of the PWM is set high. When the counter reaches zero, the output of the PWM is set low. The pulse width ratio (duty cycle) is defined by the contents of the compare regis- ter and is in the range of 0 to 1 programmed in increments of 1/255. The PWM output can be set to be continuously high by loading the compare register with 0 and the output can be set to be continuously low by loading the compare register with 255. The PWM output is enabled by a bit in a special function register. PWENA. When enabled, the pin output is driven with a fully active pull-up. That is, when the output is high, a strong pull-up is continuously applied. when disabled, the pin functions as a normal bidirectional I/O pin, however, the counter remains active. The PWM function is disabled during RESET and remains disabled after reset is removed until re-enabled by software. The PWM output is high during power down and idle. The counter is disabled during idle. The repetition frequency of the PWM is given by: $f_{PWM} = f_{OSC} / 2 (1 + PWMP) 255$ The low/high ratio of the PWM signal is PWM / (255 – PWM) for PWM not equal to 255. For PWM = 255, the output is always low. the repetition frequency range is 92Hz to 23.5kHz for an oscillator frequency of 12MHz. An interrupt will be asserted upon PWM counter overflow if the interrupt is not masked off. The PWM output is an alternative function of P0.4. In order to use this port as a bidirectional I/O port, the PWM output must be disabled by clearing the enable/disable bit in PWENA. In this case, the PWM subsystem can be used as an interval timer by enabling the PWM interrupt. #### A/D Converter The analog input circuitry consists of a 5-input analog multiplexer and an A to D converter with 8-bit resolution. The conversion takes 40 machine cycles, i.e., 40µs at 12MHz oscillator frequency. The A/D converter is controlled using the ADCON control register. Input channels are selected by the analog multiplexer through ADCON register bits 0–2. Special Function Register Addresses Special function registers for the 8XC752 are identical to those of the SC80C51, except for the changes listed below: SC80C51 special function registers not present in the 8XC752 are TMOD (89), P2 (A0) and IP (B8). The SC80C51 registers TH1, TL1, SCON, and SBUF are replaced with the 8XC752 registers RTH, RTL, I2CON, and I2DAT, respectively. Additional special function registers are I2CFG (D8) and I2STA (FB), ADCON (A0), ADAT (84), PWM (8E), PWMP (8F), and PWENA (FE). See Table 2. # 83C752/87C752 Table 2. I<sup>2</sup>C Special Function Register Addresses | REGISTER ADDRESS | | | | | | BIT AD | DRESS | | | | |--------------------------------|--------|---------|---------|----|----|--------|-------|----|----|----| | NAME | SYMBOL | ADDRESS | MSB LSB | | | | | | | | | I <sup>2</sup> C control | I2CON | 98 | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | I <sup>2</sup> C data | I2DAT | 99 | _ | _ | - | - | _ | - | - | - | | I <sup>2</sup> C configuration | I2CFG | D8 | DF | DE | DD | DC | DB | DA | D9 | D8 | | I <sup>2</sup> C status | 12STA | F8 | FF | FE | FD | FC | FB | FA | F9 | F8 | ### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2, 3</sup>** | PARAMETER | RATING | UNIT | |-------------------------------------------------------------------|-------------------------------|------| | Storage temperature range | -65 to +150 | °C | | Voltage from V <sub>CC</sub> to V <sub>SS</sub> | -0.5 to +6.5 | ٧ | | Voltage from any pin to V <sub>SS</sub> (except V <sub>PP</sub> ) | -0.5 to V <sub>CC</sub> + 0.5 | ٧ | | Power dissipation | 1.0 | W | | Voltage from V <sub>PP</sub> pin to V <sub>SS</sub> | -0.5 to + 13.0 | ٧ | ### DC ELECTRICAL CHARACTERISTICS $T_{A}$ = 0°C to +70°C or -40°C to +85°C, AV $_{CC}$ = 5V ±5, AV $_{SS}$ = 0V $^{3}$ 83C752: V<sub>CC</sub> = 5V ± 20%, 87C752: V<sub>CC</sub> = 5V ± 10%, VSS = 0V | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYPICAL1 | MAX | UNIT | |--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------|------------------| | lcc | Supply current (see Figure 3) | | | | | | | Inputs | | | | | | | | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH1</sub> | Input low voltage, except SDA, SCL<br>Input high voltage, except X1, RST<br>Input high voltage, X1, RST | | -0.5<br>0.2V <sub>CC</sub> +0.<br>9<br>0.7V <sub>CC</sub> | | 0.2V <sub>CC</sub> -0.<br>1<br>V <sub>CC</sub> +0.5<br>V <sub>CC</sub> +0.5 | V<br>V | | V <sub>IL1</sub><br>V <sub>IH2</sub> | SDA, SCL:<br>Input low voltage<br>Input high voltage | | -0.5<br>0.7V <sub>CC</sub> | | 0.3V <sub>CC</sub><br>V <sub>CC</sub> +0.5 | V<br>V | | Outputs | | | | | | | | V <sub>OL</sub><br>V <sub>OL1</sub> | Output low voltage, ports 1, 3, 0 3, and 0.4 (PWM disabled) Output low voltage, port 0.2 | I <sub>OL</sub> = 1.6mA<br>I <sub>OL</sub> = 3.2mA | | | 0.45<br>0.45 | V | | V <sub>OH2</sub> | Output high voltage, ports 1, 3, 0.3, and 0.4 (PWM disabled) Output high voltage, 0.4 (PWM enabled) | I <sub>OH</sub> = -60µA,<br>i <sub>OH</sub> = -25µA<br>i <sub>OH</sub> = -10µA<br>I <sub>OH</sub> = -400µA<br>I <sub>OH</sub> = -40µA | 2.4<br>0.75V <sub>CC</sub><br>0.9V <sub>CC</sub><br>2.4<br>0.9V <sub>CC</sub> | | | ><br>><br>><br>> | | V <sub>OL2</sub> | Port 0.0 and 0.1 (I <sup>2</sup> C) - Drivers<br>Output low voltage<br>Driver, receiver combined:<br>Capacitance | I <sub>OL</sub> = 3mA<br>(over V <sub>CC</sub> range) | | | 0.4 | V<br>pF | | Լ <sub>Ո</sub><br>Լ <sub>Τ</sub> լ<br>Լ <sub>Լ1</sub> | Logical 0 input current, ports 1, 3, 0.3, and 0.4 (PWM disabled) Logical 1 to 0 transition current, ports 1, 3, 0.3 and 0.4 Input leakage current, port 0.0, 0.1 and 0.2 | V <sub>IN</sub> = 0.45V<br>V <sub>IN</sub> = 2V<br>0.45 < V <sub>IN</sub> < V <sub>CC</sub> | | | -50<br>-650<br>±10 | μΑ<br>μΑ<br>μΑ | | R <sub>RST</sub> | Reset pull-down resistor | | 25 | | 175 | kohm | ## 83C752/87C752 #### DC ELECTRICAL CHARACTERISTICS (continued) | | | TEST | | | | | |------------------|------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------|----------|-----------------------|-------------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYPICAL1 | MAX | UNIT | | Outputs ( | Continued) | | | | • | <del></del> | | Сю | Pin capacitance | Test freq = 1MHz,<br>T <sub>A</sub> = 25°C | | | 10 | ρF | | I <sub>PD</sub> | Power-down current <sup>6</sup> | V <sub>CC</sub> = 2 to 5.5V<br>V <sub>CC</sub> = 2 to 6.0V<br>(83C752) | | | 50 | μА | | V <sub>PP</sub> | V <sub>PP</sub> program voltage (87C752 only) | V <sub>SS</sub> = 0V<br>V <sub>CC</sub> = 5V±10%<br>T <sub>A</sub> = 21°C to 27°C | 12.5 | | 13.0 | ٧ | | Ірр | Program current (87C752 only) | V <sub>PP</sub> = 13.0V | | | 10 | mA | | Analog in | puts (A/D guaranteed only with quartz window o | overed). | | | | | | AV <sub>CC</sub> | Analog supply voltage <sup>9</sup> | $AV_{CC} = V_{CC\pm}0.2V$ | 4.5 | | 5.5 | V | | Alcc | Analog operating supply current | AV <sub>CC</sub> = 5.12V | | | 3 <sup>8</sup> | mA | | AVIN | Analog input voltage | | AV <sub>SS</sub> -0.2 | | AV <sub>CC</sub> +0.2 | V | | CIA | Analog input capacitance | | | | 15 | ρF | | t <sub>ADS</sub> | Sampling time | | | | 8t <sub>CY</sub> | s | | <sup>†</sup> ADC | Conversion time | | | | 40t <sub>CY</sub> | s | | R | Resolution | | | | 8 | bits | | ERA | Relative accuracy | | | | ±1 | LSB | | OS <sub>e</sub> | Zero scale offset | | | | <u>+</u> 1 | LSB | | G <sub>e</sub> | Full scale gain error | | | | 0.4 | % | | Мстс | Channel to channel matching | | | | ±1 | LSB | | Ct | Crosstalk | 0-100kHz | | | -60 | dB | #### NOTES - Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. - This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima. - Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. - Power-down I<sub>CC</sub> is measured with all output pins disconnected; port 0 = V<sub>CC</sub>; X2, X1 n.c.; RST = V<sub>SS</sub>. - I<sub>CC</sub> is measured with all output pins disconnected; X1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5V, V<sub>IH</sub> = V<sub>CC</sub> 0.5V; X2 n.c.; RST = port 0 = V<sub>CC</sub>. I<sub>CC</sub> will be slightly higher if a crystal oscillator is used. - Idle I<sub>CC</sub> is measured with all output pins disconnected; X1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> ≠ 5ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5V, V<sub>IH</sub> = V<sub>CC</sub> 0.5V; X2 n.c.; port 0 = V<sub>CC</sub>: RST = V<sub>SS</sub>. - Load capacitance for ports = 80pF. - 8. The resistor ladder network is not disconnected in the power down or idle modes. Thus, to conserve power, the user may remove AV<sub>CC</sub>. - If the A/D function is not required, or if the A/D function is only needed periodically, AV<sub>CC</sub> may be removed without affecting the operation of the digital circuitry. Contents of ADCON and ADAT are not guaranteed to be valid. Digital inputs on P1.0–P1.4 will not function normally. # A/D CONVERTER PARAMETER DEFINITIONS The following definitions are included to clarify some specifications given and do not represent a complete set of A/D parameter definitions. ### **Absolute Accuracy Error** Absolute accuracy error of a given output is the difference between the theoretical analog input voltage to produce a given output and the actual analog input voltage required to produce the same code. Since the same output put code is produced by a band of input voltages, the "required input voltage" is defined as the midpoint of the band of input voltage that will produce that code. Absolute accuracy error not specified with a code is the maximum over all codes. ### Nonlinearity If a straight line is drawn between the end points of the actual converter characteristics such that zero offset and full scale errors are removed, then non-linearity is the maximum deviation of the code transitions of the actual 442 characteristics from that of the straight line so constructed. This is also referred to as relative accuracy and also integral non-linearity. #### Differential Non-Linearity Differential non-linearity is the maximum difference between the actual and ideal code widths to the converter. The code widths are the differences expressed in LSB between the code transition points, as the input voltage is varied through the range for the complete set of codes. June 15, 1990 ### 83C752/87C752 #### **Gain Error** Gain error is the deviation between the ideal and actual analog input voltage required to cause the final code transition to a full-scale output code after the offset error has been removed. This may sometimes be referred to as full scale error. #### Offset Error Offset error is the difference between the actual input voltage that causes the first code transition and the ideal value to cause the first code transition. This ideal value is 1/2 LSB above V<sub>ref</sub>... #### Channel to Channel Matching Channel to channel matching is the maximum difference between the corresponding code transitions of the actual characteristics taken from different channels under the same temperature, voltage and frequency conditions. #### Crosstalk Crosstalk is the measured level of a signal at the output of the converter resulting from a signal applied to one deselected channel. #### **Total Error** Maximum deviation of any step point from a line connecting the ideal first transition point to the ideal last transition point. #### Relative Accuracy Relative accuracy error is the deviation of the ADC's actual code transition points from the ideal code transition points on a straight line which connects the ideal first code transition point and the final code transition point, after nulling offset error and gain error. It is generally expressed in LSBs or in percent of FSR. ### 83C752/87C752 #### **AC ELECTRICAL CHARACTERISTICS** $T_{A} = 0^{\circ}\text{C}$ to +70°C or -40°C to +85°C, $V_{CC} = 5V \pm 10\%$ (87C752), $V_{CC} = 5V \pm 20\%$ (83C752), $V_{SS} = 0V^{3.7}$ | | | 12MHz | VARIABL | | | | |-------------------|-----------------------|-------|---------|-------------------|----------------|-------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | דואט 📗 | | 1/tclcl | Oscillator frequency: | | | 3.5<br>3.5<br>0.5 | 12<br>16<br>12 | MHz<br>MHz<br>MHz | | External Clo | ck (Figure 1) | · · | • | | · | • | | t <sub>снсх</sub> | High time | 20 | | 20 | | ns | | tclcx | Low time | 20 | | 20 | | ns | | ¢с∟сн | Rise time | | 20 | | 20 | ns | | <b>t</b> chcl | Fall time | | 20 | | 20 | ns | ### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are. C - Clock D - Input data H - Logic level high L - Logic level low Q - Output data T - Time V - Valid X – No longer a valid I;ogic levelZ – Float # 83C752/87C752 ### 83C752/87C752 #### PROGRAMMING CONSIDERATIONS #### **EPROM Characteristics** The 87C752 is programmed by using a modified Quick-Pulse Programming algorithm similar to that used for devices such as the 87C451 and 87C51. It differs from these devices in that a serial data stream is used to place the 87C752 in the programming mode. Figure 4 shows a block diagram of the programming configuration for the 87C752. Port pin P0.2 is used as the programming voltage supply input (V<sub>PP</sub> signal). Port pin P0.1 is used as the program (PGM') signal. This pin is used for the 25 programming pulses. Port 3 is used as the address input for the byte to be programmed and accepts both the high and low components of the eleven bit address. Multiplexing of these address components is performed using the ASEL input. The user should drive the ASEL input high and then drive port 3 with the high order bits of the address. ASEL should remain high for at least 13 clock cycles. ASEL may then be driven low which latches the high order bits of the address internally, the high address should remain on port 3 for at least two clock cycles after ASEL is driven low. Port 3 may then be driven with the low byte of the address. The low address will be internally stable 13 clock cycles later. The address will remain stable provided that the low byte placed on port 3 is held stable and ASEL is kept low. Note: ASEL needs to be pulsed high only to change the high byte of the ad- Port 1 is used as a bidirectional data bus during programming and verify operations. During programming mode, it accepts the byte to be programmed. During verify mode, it provides the contents of the EPROM location specified by the address which has been supplied to Port 3. The XTAL1 pin is the oscillator input and receives the master system clock. This clock should be between 1.2 and 6MHz. The RESET pin is used to accept the serial data stream that places the 87C752 into various programming modes. This pattern consists of a 10-bit code with the LSB sent first. Each bit is synchronized to the clock input, #### **Programming Operation** Figures 5 and 6 show the timing diagrams for the program/verify cycle. RESET should initially be held high for at least two machine cycles. P0.1 (PGW) and P0.2 (V<sub>PP</sub>) will be at V<sub>OH</sub> as a result of the RESET operation. At this point, these pins function as normal quasi-bidirectional I/O ports and the programming equipment may pull these lines low. However, prior to sending the 10-bit code on the RESET pin, the programming equipment should drive these pins high ( $V_{IH}$ ). The RESET pin may now be used as the serial data input for the data stream which places the 87C752 in the programming mode. Data bits are sampled during the clock high time and thus should only change during the time that the clock is low. Following transmission of the last data bit, the RESET pin should be held low. Next the address information for the location to be programmed is placed on port 3 and ASEL is used to perform the address multiplexing, as previously described. At this time, port 1 functions as an output. A high voltage V<sub>PP</sub> level is then applied to the V<sub>PP</sub> input (P0.2). (This sets Port.1 as an input port). The data to be programmed into the EPROM array is then placed on Port.1. This is followed by a series of programming pulses applied to the PGM/ pin (P0.1). These pulses are created by driving P0.1 low and then high. This pulse is repeated until a total of 25 programming pulses have occurred. At the conclusion of the last pulse, the PGM/ signal should remain high. The V<sub>PP</sub> signal may now be driven to the V<sub>OH</sub> level, placing the 87C752 in the verify mode. (Port 1 is now used as an output port). After four machine cycles (48 clock periods), the contents of the addressed location in the EPROM array will appear on Port 1. The next programming cycle may now be initiated by placing the address information at the inputs of the multiplexed buffers, driving the $V_{PP}$ pin to the $V_{PP}$ voltage level, providing the byte to be programmed to Port1 and issuing the 26 programming pulses on the PGM/ pin, bringing $V_{PP}$ back down to the $V_C$ level and verifying the byte. #### Programming Modes The 87C752 has four programming features incorporated within its EPROM array. These include the USER EPROM for storage of the application's code, a 16-byte encryption key array and two security bits. Programming and verification of these four elements are selected by a combination of the serial data stream applied to the RESET pin and the voltage levels applied to port pins P0.1 and P0.2. The various combinations are shown in Table 3. #### **Encryption Key Table** The 87C752 includes a 16-byte EPROM array that is programmable by the end user. The contents of this array can then be used to encrypt the program memory contents during a program memory verify operation. When a program memory verify operation is performed, the contents of the program memory location is XNOR'ed with one of the bytes in the 16-byte encryption table. The resulting data pattern is then provided to port 1 as the verify data. The encryption mechanism can be disable, in essence, by leaving the bytes in the encryption table in their erased state (FFH) since the XNOR product of a bit with a logical one will result in the original bit. The encryption bytes are mapped with the code memory in 16-byte groups, the first byte in code memory will be encrypted with the first byte in the encryption table; the second byte in code memory will be encrypted with the second byte in the encryption table and so forth up to and including the 16the byte. The encryption repeats in 16-byte groups; the 17th byte in the code memory will be encrypted with the first byte in the encryption table, and so forth. #### Security Bits Two security bits, security bit 1 and security bit 2, are provided to limit access to the USER EPROM and encryption key arrays. Security bit 1 is the program inhibit bit, and once programmed performs the following functions: - Additional programming of the USER EPROM is inhibited. - 2. Additional programming of the encryption key is inhibited. - Verification of the encryption key is inhibited. - Verification of the USER EPROM and the security bit levels may still be performed. (If the encryption key array is being used, this security bit should be programmed by the user to prevent unauthorized parties from reprogramming the encryption key to all logical zero bits. Such programming would provide data during a verify cycle that is the logical complement of the USER EPROM contents). Security bit 2, the verify inhibit bit, prevents verification of both the USER EPROM array and the encryption key arrays. The security bit levels may still be verified. ### Programming and Verifying Security Bits Security bits are programmed employing the same techniques used to program the USER EPROM and KEY arrays using serial data streams and logic levels on port pins indicated in Table 3. When programming either security bit, it is not necessary to provide address or data information to the 87C752 on ports 1 and 3. Verification occurs in a similar manner using the RESET serial stream shown in Table 3. ### 83C752/87C752 Port 3 is not required to be driven and the results of the verify operation will appear on ports 1.6 and 1.7. Ports 1.7 contains the security bit 1 data and is a logical one if programmed and a logical zero if erased. Likewise, P1.6 contains the security bit 2 data and is a logical one if programmed and a logical zero if erased. #### **Erasure Characteristics** Erasure of the EPROM begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 angstroms. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these wight sources over an extended time (about 1 week in sunlight, or 3 years in room level fluorescent lighting) could cause inadvertent erasure. For this and secondary effects, it is recommended that an opaque label be placed over the window. For elevated temperature or environments where solvents are being used, apply Kapton tape Flouriess part number 2345–5 or equivalent. The recommended erasure procedure is exposure to ultraviolet light (at 2537 angstroms) to an integrated dose of at least 15W-sec/cm². Exposing the EPROM to an ultraviolet lamp of 12,000uW/cm² rating for 20 to 39 minutes, at a distance of about 1 inch, should be sufficient. Erasure leaves the array in an all 1s state. Table 3. Implementing Program/Verify Modes | OPERATION | SERIAL CODE | P0.1 (PGM/) | P0.2 (V <sub>PP</sub> ) | |------------------------|-------------|-----------------|-------------------------| | Program user EPROM | 296H | _• | Vpp | | Verify user EPROM | 296H | V <sub>IH</sub> | V <sub>H</sub> | | Program key EPROM | 292H | _* | Vpp | | Verify key EPROM | 292H | V <sub>IH</sub> | V <sub>IH</sub> | | Program security bit 1 | 29AH | _;; | Vpp | | Program security bit 2 | 298H | _• | Vpp | | Verify security bits | 29AH | V <sub>IH</sub> | V <sub>IH</sub> | NOTE: #### **EPROM PROGRAMMING AND VERIFICATION** $T_A = 21^{\circ}C$ to +27°C, $V_{CC} = 5V \pm 10\%$ , $V_{SS} = 0V$ | SYMBOL | PARAMETER | MIN | MAX | UNIT | |----------------------|------------------------------------------------------|----------------------------|---------------------|------| | 1/t <sub>CLCL</sub> | Oscillator/clock frequency | 1.2 | 6 | MHz | | tavgl" | Address setup to P0.1 (PROG-) low | 10μs + 24t <sub>CLCL</sub> | | | | t <sub>GHAX</sub> | Address hold after P0.1 (PROG-) high | 48t <sub>CLCL</sub> | | | | t <sub>DVGL</sub> | Data setup to P0.1 (PROG) low | 38t <sub>CLCL</sub> | | | | <sup>‡</sup> DVGL | Data setup to P0.1 (PROG-) low | 38t <sub>CLCL</sub> | | | | <sup>t</sup> GHDX | Data hold after P0.1 (PROG-) high | 36t <sub>CLCL</sub> | · | | | t <sub>SHGL</sub> | V <sub>PP</sub> setup to P0.1 (PROG) low | 10 | | μs | | <b>t</b> GHSL | V <sub>PP</sub> hold after P0.1 (PROG~) | 10 | | μs | | <sup>‡</sup> GLGH | P0.1 (PROG-) width | 90 | 110 | μs | | t <sub>AVQV</sub> ** | V <sub>PP</sub> low (V <sub>CC</sub> ) to data valid | | 48t <sub>CLCL</sub> | | | <sup>t</sup> GHGL | P0.1 (PROG-) high to P0.1 (PROG-) low | 10 | | μs | | t <sub>SYNL</sub> | P0.0 (sync pulse) low | 4t <sub>CLCL</sub> | | | | t <sub>SYNH</sub> | P0.0 (sync pulse) high | 8t <sub>CLCL</sub> | | | | <sup>t</sup> MASEL | ASEL high time | 13t <sub>CLCL</sub> | | | | <b>™</b> AHLD | Address hold time | 2t <sub>CLCL</sub> | | | | HASET . | Address setup to ASEL | 13t <sub>CLCL</sub> | | | | t <sub>adsta</sub> | Low address to address stable | 13t <sub>CLCL</sub> | | | NOTES: <sup>\*</sup>Pulsed from $V_{IH}$ to $V_{IL}$ and returned to $V_{IH}$ <sup>\*</sup>Address should be valid at least 24t<sub>CLCL</sub> before the rising edge of P0.2 (V<sub>PP</sub>). <sup>\*\*</sup>For a pure verify mode, i.e., no program mode in between, tayov is 14t<sub>CLCL</sub> maximum. # 83C752/87C752 448