### **Preliminary Product Specification** | Product Name | Command Interface 4M-Bit Mask ROM with Expansion I/O | | | | | | | |--------------|------------------------------------------------------|-----------------|---------|--|--|--|--| | KB Doc. No. | HF88M04.DOC | KB Product. No. | HF88M04 | | | | | #### - Table of Contents – | 1 | Functi | ion Description | 2 | |---|------------|------------------------------------------------------------|----| | 2 | Featur | res | 2 | | 3 | Functi | ional block diagram | 3 | | P | in Descrip | ption | 4 | | | 4.1 | Pad Location | 5 | | | 4.2 | Pad Coordination | 6 | | 5 | Device | e Operation | 7 | | | 5.1 | Retrieve data in Data File | 9 | | | 5.2 | Loading the Address Counter | 9 | | | 5.3 | Sequential Read Mode and Auto Increment of Address Counter | 10 | | | 5.4 | Output data to External I/O | 10 | | | 5.5 | Reading Input pin status | 10 | | | 5.6 | Retrieving the Contents of Expansion I/O registers | 11 | | 6 | Timing | g Diagrams | 11 | | | 6.1 | Data File Read Cycle | 11 | | | 6.2 | Interrupted by I/O when Loading Address Counter | 11 | | | 6.3 | Setting and Reading the I/O Mode for P0 and P1 | 12 | | | 6.4 | Reading P0 and P1 in Mixed-I/O Mode | 12 | | | 6.5 | Reading the input pins | 13 | | | 6.6 | Output to P0 and P1 | 13 | | 7 | Absolu | ute Maximum Rating | 14 | | 8 | AC El | ectrical Characteristics | 14 | | 9 | DC Electrical Characteristics | 15 | |-----------|-------------------------------|----| | | | | | <i>10</i> | Application Circuit Diagram | 15 | ### **1 Function Description** The HF88M04 is a command interfaced 512K x 8 bit Mask ROM. It features command mode interface with external CPU or MCU. In other words, it uses only 8-bit data bus and a few additional control pins to load addresses and provide the ROM access as well as expansion I/O ports capability. This design not only reduces pin count required to access data in ROM dramatically but also allows for systems expansion to higher capacity memories while using the existing board design. The application areas include voice, graphic, data storage in consumer product. #### 2 Features - ✓ Data File Mode with only 11 pin interface - ✓ Sixteen-bit Expansion I/O pins with three-state mode - ✓ Voltage range 2.4V ~ 5.5V - ✓ Organization - Memory Cell Array: 512K x 8 - ✓ Sequential Read Operation in Data File Operation Mode - Sequential Access: 120ns (min.) at $V_{DD} = 5.0V$ - ✓ Command/Address/Data Multiplexed I/O port - ✓ Low Operation Current (Typical) - 10µA Standby mode Current - 10mA Active Read Current - ✓ Package bare chip, PLCC32 ### 3 Functional block diagram -3- ### 4 Pin Description | Symbol | Pin No. | I/O | Description | |---------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | 32 | P | Positive power supply input pin. | | VSS | 16 | P | Gound pin. | | CEn | 22 | I | The CEn (Chip Enable) input is the device selection and power control for internal Mask ROM array. Whenever CEn goes high, the internal Mask ROM will enter standby (power saving) mode and accesses to internal registers are inhibited. Otherwise, it is in active mode and the contents of the ROM and registers can be accessed. Please note that only accesses to the internal registers are inhibited, but the status of I/O registers are not affected by the CEn pin and will remain unchanged. CEn is also useful to uniquely select a certain device for applications where multiple-chip array is required. | | WEn | 1 | I | WEn controls writing to internal registers such as the Output Port Registers, Direction Registers, Address Counter and Data on D7 ~ D0 are latched on the rising edge of the WE pulse. The WEn (Write Enable) input is internally pulled-up to VDD to prevent pin floating. So this pin should stay at '1' state when inactive to prevent unintended current consumption. | | OEn | 24 | I | OEn (Output Enable) is the output control which gates ROM array data, expansion I/O ports, Direction Registers to the data I/O pins D7 ~ D0. The internal Address Counter will automatically increment by one with each rising edge of OEn pin in Sequentially Read mode. | | RS2~RS0 | | I | Register Select pins RS2 ~ RS0 for accessing ROM data, Address Counter, as well as expansion I/O ports. | | P17 ~ P10 | | I/O | Bi-directional I/O port P1. | |-----------|----------|-----|-------------------------------------------------------------| | P07 ~ P00 | | I/O | Bi-directional I/O port P0. | | D7 ~ D0 | 21 ~ 17, | IO | The Bi-directional Data I/O pins are used to input Starting | | | 15 ~13 | | Address, setting the Expansion I/O direction and Output | | | | | Registers, and to output ROM array data during read | | | | | operations, contents of I/O Registers and status of input | | | | | pins. The D7 ~ D7 float to high-impedance when the chip | | | | | is deselected (CEn high) or when the outputs are disabled. | #### 4.1 Pad Location #### 4.2 Pad Coordination | P07<br>P06<br>P05<br>P04 | X Coordinate<br>108.33<br>108.33 | Y Coordinate<br>2431.75<br>2244.31 | |--------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P06<br>P05 | 108.33 | | | P05 | | 2244.31 | | | 100.0. | 2057.03 | | FU4 | 108.33 | 1869.59 | | NC | | | | | | 1682.36 | | | | 1494.92 | | | | 1307.74 | | | | 1119.34 | | | | 932.17 | | | | 744.73 | | | | 557.45 | | | | 370.01 | | D0 | 108.33 | 182.72 | | D1 | 395.97 | 109.14 | | D2 | 583.13 | 109.14 | | GND | 997.39 | 220.71 | | GND | 1242.34 | 140.91 | | GND | 1521.38 | 108.09 | | D3 | 1684.02 | 109.14 | | D4 | 1871.18 | 109.14 | | D5 | 2058.62 | 109.14 | | D6 | 2245.78 | 109.14 | | D7 | 2745.87 | 105.79 | | CEN | 2745.87 | 229.55 | | P12 | 2745.87 | 355.17 | | OEN | 2745.87 | 480.32 | | P13 | 2759.48 | 1365.83 | | P11 | 2759.48 | 1491.74 | | P10 | 2759.48 | 1617.63 | | P15 | 2748.87 | 2427.92 | | P16 | 2748.87 | 2555.13 | | | 2107.66 | 2566.92 | | | | 2566.92 | | | | 2513.72 | | | | 2513.72 | | | | 2513.72 | | | | 2552.3 | | | NC NC NC NC P03 P02 P01 P00 D0 D1 D2 GND GND GND D3 D4 D5 D6 D7 CEN P12 OEN P13 P11 P10 P15 | NC 108.33 NC 108.33 NC 108.33 NC 108.33 P03 108.33 P02 108.33 P01 108.33 P00 108.33 D0 108.33 D1 395.97 D2 583.13 GND 997.39 GND 1521.38 D3 1684.02 D4 1871.18 D5 2058.62 D6 2245.78 D7 2745.87 CEN 2745.87 P12 2745.87 P13 2759.48 P11 2759.48 P15 2748.87 P16 2748.87 RS1 2107.66 RS2 1920.22 VDD 1404.34 VDD 1404.34 VDD 1229.92 | | 38 | RS0 | 841.19 | 2552.3 | |----|-----|--------|--------| | 39 | P17 | 495.57 | 2552.3 | | 40 | P14 | 308.13 | 2552.3 | ### **5 Device Operation** The device provides the capability of accessing the contents of ROM array by external MCU not through standard address and data bus configuration but through minimal number of 8-bit data bus and control pins. Only 11 pins D7 ~ D0, CEn, OEn, WEn are required to use the device as a Data File device. By fixing the RS2 to '0', only CEn, WEn, OEn and D0 ~ D7 are required to access the ROM array data. The CEn pin is device selection pin to uniquely select one device when more than one device are used in parallel and control the access to Mask ROM contents and internal registers. Whenever CEn goes high, the internal Mask ROM will enter standby (power saving) mode and accesses to internal registers are inhibited. Otherwise, it is in active mode. Therefore, when accessing contents of ROM is not intended, CEn should stay at '1' to conserve the power. In addition to Data File mode, the device also provide the expansion I/O capability. Two ports of I/O pins (8 bit each) are provided. The I/O ports can be configured to function as output pin or high-impedance input pins. Only 14 pins, CEn, WEn, OEn, RS2, RS1 and D0 $\sim$ D7 are required to provide the Data File function and full access to two I/O ports. There are seven internal registers used to provide the functionality of Data file as well as Expansion I/O capability. These registers are selected by RS2 ~ RS0. All registers are 8-bit wide except AC2. AC2 ~ AC0 are write-only and constitute the complete 19-bit Address Counter used as pointer to the data. While the P0, P1, DIR0 and DIR1 can be read as well as written. Their initial values are as indicated in the following table. When RS2 = '0', the RS1 ~ RS0 are ignored, the Address Counter can be loaded or contents of Data File can be read. This is to reduce the required pin needed for external MCU to interface with the Device and also simplify the procedure for loading the address counter. The P0, P1, DIR0, and DIR1 are used for expansion I/O registers. The P0 and P1 are output registers of Expansion I/O and DIR0 and DIR1 are the Direction Registers that determine the I/O mode of P0 and P1. Each pin can be configured as output or input mode individually by setting or resetting the corresponding pin of the DIR registers. Initially, both P0 and P1 are default to input mode at 'Hi' state. The accesses to the internal registers will be inhibited when CEn is '1'. However, the status of internal registers, such as expansion I/O ports, will not be affected. For example, if a certain pin is in output mode and driving 'Hi', it will not change when CEn pin goes to '1' state. Therefore, the users are advised to take care of the power down condition of I/O ports when entering sleep mode to prevent unnecessary power drain. | $RS_2RS_1RS_0$ | Symbol | Type | Description | Initial Value | |----------------|--------|------|-------------------------------|---------------| | 0xx | | R | Read data by Indirect access | | | | AC2 | W | Address latch 2 for A18 ~ A16 | "" | | | AC1 | W | Address latch 1 for A15 ~ A8 | "" | | | AC0 | W | Address latch 0 for A7 ~ A0 | "" | | 100 | P0 | R/W | Port 0 Output Register | "11111111" | | 101 | DIR0 | R/W | Direction Register 0 | "00000000" | | 110 | P1 | R/W | Port 1 Output Register | "11111111" | | 111 | DIR1 | R/W | Direction Register 0 | "00000000" | -8- #### 5.1 Retrieve data in Data File Accesses to the ROM contents, expansion I/O, Address Counter and Direction registers are made through 8 Data I/O pins – D7 $\sim$ D0. With Register Selection RS = "0xx", the starting addresses can be written through Data I/Os by bringing WEn to low and back to high. Addresses are latched on the rising edge of WEn. Once the starting address of data block is latched into the Address Counter, data may be read out by sequentially pulsing OEn with CEn staying low. When at '0', the OEn gate the data of the selected address unto Data I/O pin D7 ~ D0. With the rising edge of OEn, the internal Address Counter is incremented by one automatically. #### 5.2 Loading the Address Counter Before the data can be retrieved, the Address Counter must be initialized with the starting address, then the contents of ROM pointed to by Address Counter (AC) can be accessed through D7 through D0. In order to simplify the procedure of loading 19-bit Address Counter (AC), a internal pointer is implemented and used to point to next register to write in the up to three-cycle address loading sequence. Initially, with RS = "0xx" CEn goes from '1' to '0' and the AC pointer is initialized. The pointer is then incremented to point to next register with falling edge of each WEn pulse. So when randomly accessing data within a 256-byte page, or within a 64K-byte block mode, then only one or two-cycle address reload process is needed to access different locations within a page or block. The Address Counter pointer will be held in reset state in the following conditions: - 1. When CEn is '1' (the device is deselected). - 2. By the Read pulse (OEn is '0') and RS2 = '0' (ROM is being accesses). The inclusion of the 3rd condition is to force the address loading to start from LSB of Address Counter once the read cycle is initiated. However, the AC Pointer will not be reset when reading or writing from/to expansion I/O registers (P0, P1, DIR0, DIR1). This design is useful in certain application scenarios where in the midst of the multi-byte address loading process, an interrupt to the MCU main loop occurs. And in the interrupt service routine, manipulation of expansion I/O registers is performed, i.e., key board is scanned using P0 and P1. When the execution of program returns to main loop after interrupt service routine completed, the loading of address can still resume from where it was interrupted. #### 5.3 Sequential Read Mode and Auto Increment of Address Counter With each read access to the ROM data (RS = "0xx"), the Address Counter is incremented automatically by one with rising edge of OEn to facility sequential access to a block of ROM data and avoid repeated loading of addresses. #### 5.4 Output data to External I/O The device's 16-bit Expansion I/O capability provides additional I/O ports for applications where the I/O pin are heavily used. To use as a certain pin as output pin, the corresponding bit in Direction Register must be set to '1'. Please refer to the following example where output 0x00 to P0 to '0' is intended. - 1. Set RS to "101" (DIR0). - 2. Keep D7 $\sim$ D0 at 0xff (all bits in output mode). - 3. Pulse the WEn to low then high to write to write contents of D-bus to DIR0. - 4. Set RS to "100" (P0 Output Register). - 5. Set D7 ~ D0 to 0x00. - 6. Pulse the WEn to low then high to write contents of D-bus to P0 and drive all bits in P0 to low. #### 5.5 Reading Input pin status To use expansion I/O ports as input pins and read the status from them, the corresponding bit in direction register must be set to '0'. Please see the following example where reading inputs from of P1 is intended. - 1. Set RS to "111" (DIR1). - 2. Set D7 ~ D0 to 0x00. - 3. Pulse the WEn to low then high to set DIR1 to all High-Impedance input mode. - 4. Set RS to "110" (P1 Output Register). - 5. Pulse the OEn to low. - 6. Read P1 then set the OEn back to high. There is one thing should be noted. For any unused (open) expansion I/O pin, it is advisable to set the port to output mode either at '0' or '1' state to prevent it from floating or fix it at VDD or VSS if it is set to input mode. Otherwise, the noise might cause the unnecessary power consumption. #### 5.6 Retrieving the Contents of Expansion I/O registers The contents of all four registers can be read through data bus. The ability to access the contents of registers avoids the necessity of using the RAM as mirror to keep the current status of latches in applications. However, extra care should be taken when reading P0 and P1. To read the contents of P0 and P1, the DIR0 and DIR1 should be set to output mode. Otherwise, the pin status instead of P0 and P1 will be read. The same precaution should be applied in Read-Modify-Write sequence that read back the contents of the output register of output mode pins and input status of input mode pins. ### **6 Timing Diagrams** #### 6.1 Data File Read Cycle #### 6.2 Interrupted by I/O when Loading Address Counter -11- 10/17/01 6.3 Setting and Reading the I/O Mode for P0 and P1 #### 6.4 Reading P0 and P1 in Mixed-I/O Mode -12- #### 6.5 Reading the input pins #### 6.6 Output to P0 and P1 ### 7 Absolute Maximum Rating | Items | Symbol | Rating | Condition | |-----------------------|-------------------|-------------------|-----------| | Supply Voltage | $V_{\mathrm{DD}}$ | -0.3 to 6 V | | | Input Voltage | $V_{\mathrm{IN}}$ | -0.3 to Vdd+0.3 V | | | Operating Temperature | $T_{OPR}$ | -5 to 70 °C | | | Storage Temperature | $T_{STR}$ | -55 to 125 °C | | ### **8 AC Electrical Characteristics** #### **READ CYCLE** There are two ways of accessing the ROM data. The first one is to assert the valid address on the Address Bus, then assert CEn "low" to enable the ROM array. The access time in this mode is specified as $t_{ACE}$ . The advantage of this access mode is that power consumption can be lowered. The second access mode keeps the CEn "low" while changes the addresses to access the contents of ROM data. The access time in this way is specified as $t_{AA}$ . In this device, the Address Access Time decrease monotonically with increasing voltage, and it is shorter than Chip Enable Access Time when the Operation Voltage is higher then 4.5 V. Therefore in $V_{op}$ -14- 10/17/01 higher than 4.5 Volts, it is more advisable to use the Address Access Mode to achieve faster access to ROM data when the power consumption is not a concern. | Item | Symbol | 2.4V | <b>3.0</b> V | 3.3V | 3.6V | 4.5V | 5.0V | 5.5V | Unit | Remark | |-------------------------|-----------|------|--------------|------|------|------|------|------|------|--------| | Chip Enable Access Time | $t_{ACE}$ | 280 | 190 | 170 | 150 | 150 | 190 | 210 | ns | Min | | Address Access Time | $t_{AA}$ | 240 | 210 | 210 | 210 | 200 | 190 | 180 | ns | Min | ### 9 DC Electrical Characteristics $(V_{SS} = 0V, V_{DD} = 5.0 V, T_{OPR} = 25$ °C unless otherwise noted) | Parameter | Symbol | Min. | Typical | Max. | Unit | Condition | |-----------------------|-------------------|------|---------|--------|-------------------|---------------------------| | Supply Voltage | $V_{DD}$ | 2.4 | - | 5.5 | V | | | Operating Current | $I_{DD}$ | - | 10 | 1 | mA | No load | | Standby Current | $I_{DD}$ | - | 10 | - | μΑ | No load | | Input voltage | $V_{IH}$ | 2/3 | - | 1 | $V_{\mathrm{DD}}$ | $V_{DD} = 4V \sim$ | | | $V_{\mathrm{IL}}$ | 0 | - | 1/3 | | 6V | | Input current leakage | $I_{IL}$ | - | - | +/- 10 | μΑ | | | P0, P1 Output High | $V_{OH}$ | 2.4 | - | - | V | $I_{OH} = 0.4 \text{ mA}$ | | Voltage | | | | | | | | P0, P1 Output Low | $V_{OL}$ | - | - | 0.4 | V | $I_{OL} = 2.1 \text{ mA}$ | | Voltage | | | | | | | | D Output High | $V_{OH}$ | 2.4 | - | - | V | $I_{OH} = 14 \text{ mA}$ | | Voltage | | | | | | | | D Output Low | $V_{OL}$ | - | - | 0.4 | V | $I_{OL} = 3 \text{ mA}$ | | Voltage | | | | | | | ### 10 Application Circuit Diagram This application circuit illustrates that how KB83760 MCU uses two external HF88M04s for ROM expansion as well as key board scan functions. -15- -16- 10/17/01