# **JMF612** # **SATAII To Flash Controller Datasheet** Document No.: 61X-00002 / Revision: 1.04 / Issue Date: 09-12-2009 # **JMicron Technology Corporation** 1F, No. 13, Innovation Road 1, Science-Based Industrial Park, Hsinchu, Taiwan 300, R.O.C. Tel: 886-3-5797389 Fax: 886-3-5799566 Website: http://www.jmicron.com Copyright © 2009, JMicron Technology Corp. All Rights Reserved. Printed in Taiwan 2009 JMicron and the JMicron Logo are trademarks of JMicron Technology Corporation in Taiwan and/or other countries. Other company, product and service names may be trademarks or service marks of others. All information contained in this document is subject to change without notice. The products described in this document are NOT intended for use implantation or other life supports application where malfunction may result in injury or death to persons. The information contained in this document does not affect or change JMicron's product specification or warranties. Nothing in this document shall operate as an express or implied license or environments, and is presented as an illustration. The results obtained in other operating environments may vary. THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED ON AN "AS IS" BASIS. In no event will JMicron be liable for damages arising directly or indirectly from any use of the information contained in this document. For more information on JMicron products, please visit the JMicron web site at <a href="http://www.JMicron.com">http://www.JMicron.com</a> or send e-mail to <a href="mailto-sales@jmicron.com">sales@jmicron.com</a>. For product application support, please send e-mail to <a href="mailto-fae@jmicron.com">fae@jmicron.com</a>. **JMicron Technology Corporation** 1F, No.13, Innovation Road 1, Science-Based Industrial Park, Hsinchu, Taiwan 300, R.O.C. Tel: 886-3-5797389 Fax: 886-3-5799566 Revision1.04 i Document No.:61X-00002 #### **Revision History** | Revision | Effect Date | | Author | | | | | |----------|-------------|-------------------------------------|--------------------------------------|-------------------------|--|--|--| | Revision | Ellect Date | Reference Description of the Change | | Autioi | | | | | 1.01 | 06-26-2009 | | Draft release. | | | | | | 1.02 | 06-29-2009 | | Electrical Characteristics modified. | M | | | | | 1.03 | 08-31-2009 | | 10.4\10.5 modify. | M | | | | | 1.04 | 09-12-2009 | | Delete Flash 2K page. | $\mathcal{I}_{\Lambda}$ | | | | | | | | | | | | | Revision1.04 ii Document No.:61X-00002 #### **Table of Contents** | Re | vision Historyi | |-------------|-------------------------------------------| | Та | ble of Contentsii | | <b>-</b> :. | | | ΗI | gure Listv | | Та | ble List | | 1 | General Description | | 2 | Features1 | | | 2.1 Compliance | | | 2.2 SATAI\II | | | 2.3 CPU | | | 2.4 Flash | | | 2.5 SDRAM | | | 2.6 SYSTEM | | | 2.7 Firmware | | 3 | Block Diagram | | | Total Capacity | | _ | Package Pin Out (TFBGA 281 ball) | | 5 | Package Pin Out (IFBGA 281 ball) | | 6 | Package Outline Drawing (TFBGA 281 ball)5 | | 7 | Pin Descriptions | | ' | | | | 7.1 Pin type definition | | | 7.2 Pin definition | | 8 | ECC Descriptions | Revision1.04 iii Document No.:61X-00002 | 9 | SAT | A Interface | .16 | |----|------|--------------------------------------------------------------------------------|------| | | 9.1 | Out of bank signaling | . 16 | | | 9.2 | COMRESET | . 17 | | | 9.3 | COMINI | . 19 | | | 9.4 | Power on sequence timing diagram | . 21 | | | 9.5 | ATA command register | . 23 | | 10 | Elec | trical Characteristics | .33 | | | 10.1 | Absolute Maximum Rating | . 33 | | | 10.2 | Recommended Power Supply Operation Conditions and Temperature | . 33 | | | 10.3 | Recommended External Clock Source Conditions | . 34 | | | 10.4 | Power Supply DC Characteristics (SATA Idle mode and power saving mode disable) | . 34 | | | 10.5 | Power Supply DC Characteristics (SATA Active mode) | . 34 | | | 10.6 | I/O DC Characteristics | . 34 | | | | | | | | | | | #### **Figure List** | Figure 1 | Block diagram of JMF612 | .3 | |-----------|-------------------------------------------------------|----| | Figure 2 | Package ball assignment of JMF612 | | | Figure 3 | Outline drawing_ Top view | .5 | | Figure 4 | | .6 | | Figure 5 | Outline drawing_ Side view | 7 | | Figure 6 | Outline drawing_ symbol | .7 | | Figure 7 | Allocation for ECC algorithm BCH in NAND Flash1 | 16 | | Figure 8 | OOB signals | 17 | | Figure 9 | Comreset sequence | 18 | | Figure 10 | Cominit sequence | 20 | | Figure 11 | Power on sequence | 21 | | | Table List | | | Table 1 | Total capacity table | .3 | | Table 2 | Pin type definition table | .8 | | Table 3 | Pin definition table | .8 | | Table 4 | QOB signal times | ۱7 | | Table 5 | Command table2 | 23 | | Table 6 I | dentify device information default value2 | 24 | | Table 7 | dentify device information default value (continued)2 | 25 | | Table 8 | Features register value and settable operating mode | 32 | #### 1 General Description JMF612 is a single chip, supports external SDRAM, SATA II to NAND flash interface. It is native design to provide higher bandwidth for flash memory access. JMF612 can support the maximum read and write speed to drive the limit of flash memory. JMF612 has the best supporting to the latest NAND flash memory, including Samsung, Toshiba, Hynix, Micron and IM Flash. It also provides the embedded hardware error correction code (ECC), wear leveling, and bad block management technology in this chip. In order to resolve compatibility issue, JMF612 provides the on line firmware upgrade ability. JMF612 provides embedded processor, internal masked ROM, data SRAM, SATA link/transport layer, SATA PHY. Data swap between different interfaces can be done very efficiency by DMA without CPU involvement. Based on the efficient architecture, the JMF612 can provide the best performance. #### 2 Features #### 2.1 Compliance - Compliant with Universal Serial Bus Specification Revision 2.0. - Compliant with USB Mass Storage Class specification version 1.0. - Compliant with Serial ATA International Organization; Serial ATA Revision 2.6. #### 2.2 SATAI\II Supports 1-port 1.5/3.0Gbps SATA I/II interface. #### 2.3 CPU - Embedded data buffer. - 32bits Embedded processor. - 32 KBytes Embedded masked program ROM. - 128 KBytes Embedded system RAM. #### 2.4 Flash - Support maximum 16CE's Flash per channel. - Support 5x/4x/3x nm Flash. - Enhanced endurance by dynamic/static wear-leveling. Revision1.04 1 Document No.:61X-00002 - Supports 4K/8K bytes page size. - Supports dynamic power management. - SMART (Self-Monitoring, Analysis and Reporting Technology). - Data integrity under power-cycling. - Supports online SATA/USB firmware update. - Supports 8 bits Flash interface. - Supports BCH 16/24 bits ECC. #### **2.5 SDRAM** - Supports DDR/DDR2 - Support 128Mbits to 2Gbits #### 2.6 SYSTEM - Integrated 1-USB2.0 port, 1-SATA II port and 8-channels Flash controller. - LED indicator for USB2.0 and SATA read/write access. - LED indicator for USB2.0 and SATA PHY link up. - Provides 14 GPIO pins for customer. - Provides UART and JTAG for 8/W debugging. - Built-in power-up self-test (BIST): - Manual and automatic self-diagnostics. - Provides voltage low detect interrupt. - 281-ball TFBGA package #### 2.7 Firmware - Support NCQ on this controller. - Support LBA24 & LBA48 on this controller. - Support 1 to 8 banks selected free. - Support 2 to 8 channels selected free. #### 3 Block Diagram ## 4 Total Capacity Table 1 Total capacity table | density/per flash | Support CE<br>pins/per flash | maximum flash<br>number | Total capacity | |----------------------|------------------------------|-------------------------|----------------| | 1G x 8 Bits (8Gb) | 1 CE pin | 32 | 32G Bytes | | 2G x 8 Bits (16Gb) | 1 CE/ 2 CE pin | 32 | 64G Bytes | | 4G x 8 Bits (32Gb) | 1 CE/ 2 CE pin | 32 | 128G Bytes | | 8G x 8 Bits (64Gb) | 2 CE pin | 32 | 256G Bytes | | 16G x 8 Bits (128Gb) | 4 CE pin | 32 | 512G Bytes | Revision1.04 3 Document No.:61X-00002 #### 5 Package Pin Out (TFBGA 281 ball) Figure 2 Package ball assignment of JMF612 Revision1.04 4 Document No.:61X-00002 #### 6 Package Outline Drawing (TFBGA 281 ball) ## TOP VIEW Revision1.04 5 Document No.:61X-00002 # BOTTOM VIEW Revision1.04 6 Document No.:61X-00002 Figure 5 Outline drawing\_ Side view | | | Symbol | Common Dimensions | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|-------------------|--| | Package : | | LFBGA | | | | Body Size: | X | E | 12.000 | | | body Size. | Y | D | 12.000 | | | Ball Pitch : | × | eE | 0.650 | | | Bull Fitch . | Y | eD | 0.650 | | | Total Thickness : | | Α | 1.400 MAX. | | | Mold Thickness : | - | м | 0.530 Ref. | | | Substrate Thickness : | | s | 0.560 Ref. | | | Ball Diameter : | | 5 6 | 0.300 | | | Stand Off : | A1 | 0.160 ~ 0.260 | | | | Ball Width : | ь | 0.270 ~ 0.370 | | | | Package Edge Tolerance : | | aaa | 0.150 | | | Mold Flatness : | | bbb | 0.200 | | | Coplanarity: | | ccc | 0.080 | | | Ball Offset (Package) : | ddd | 0.150 | | | | Ball Offset (Ball) : | eee | 0.080 | | | | Ball Count : | n | 281 | | | | LEASE I LEGISLA LEGISLA DE LA CONTRACTOR | | E1 | 10.400 | | | Edge Ball Center to Center : | X | D1 | 10.400 | | Figure 6 Outline drawing\_ symbol Revision1.04 7 Document No.:61X-00002 #### 7 Pin Descriptions #### 7.1 Pin type definition **Table 2** Pin type definition table | Pin Type | Definition | |----------|----------------------------------------| | А | Analog | | D | Digital | | I I | Input | | 0 | Output | | Ю | Bi-directional | | IL | Internal week pull-low (Typical 75KΩ) | | IH | Internal week pull-high (Typical 75KΩ) | #### 7.2 Pin definition Table 3 Pin definition table | Ball No. | Туре | Description | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U3 P1 R1 T | 10 | Flash data input/output | | | | The VO pins are used to output command, address, data and to | | | | input data during read operations. | | | | Flash data input/output | | , , | | The I/O pins are used to output command, address, data and to | | | / / | | | I I I I, P I I, N I | | input data during read operations. | | (1) | 1.0 | | | | 10 | Flash data input/output | | _ \ \ \ | \ | The I/O pins are used to output command, address, data and to | | U \- \ | | input data during read operations. | | <b>U</b> 13,P14,M | IO | Flash data input/output | | 13,R13,T13 | | The I/O pins are used to output command, address, data and to | | ,P13,T14,M | | input data during read operations. | | 14 | | | | R7,T6,U6,R | 10 | Flash data input/output | | 6,P7,P6,N7, | | The I/O pins are used to output command, address, data and to | | N6 | | input data during read operations. | | U7,U8,T7,R | IO | Flash data input/output | | | | The I/O pins are used to output command, address, data and to | | N9 | | input data during read operations. | | | U3,P1,R1,T<br>1,T2,U4N2,<br>T4<br>U10,T10,R1<br>0,P10,R11,<br>T11,P11,N1<br>L2,L3,M1,L<br>1,K1,J1H1,<br>G1<br>U13,P14,M<br>13,R13,T13<br>,P13,T14,M<br>14<br>R7,T6,U6,R<br>6,P7,P6,N7,<br>N6<br>U7,U8,T7,R<br>8,P9,U9,T9, | U3,P1,R1,T<br>1,T2,U4N2,<br>T4<br>U10,T10,R1<br>0,P10,R11,<br>T11,P11,N1<br>L2,L3,M1,L<br>1<br>L2,L3,M1,L<br>U13,P14,M<br>13,R13,T13<br>,P13,T14,M<br>14<br>R7,T6,U6,R<br>6,P7,P6,N7,<br>N6<br>U7,U8,T7,R<br>8,P9,U9,T9, | Revision1.04 8 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |-------------|----------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F6_[D0~D7] | F1,D4,E4,E<br>2,D1,D3F2,<br>E1 | Ю | Flash data input/output The I/O pins are used to output command, address, data and to input data during read operations. | | F7_[D0~D7] | A3,B3,B4,C<br>4,A4,C5B5,<br>B2 | Ю | Flash data input/output The I/O pins are used to output command, address, data and to input data during read operations. | | [F0~F7]_WEn | R2,U11,H2,<br>P15,T5,N8,<br>F3,C3 | 0 | Write Enable The WEn output controls writes to the I/O port. Commands, address and data are latched on the rising edge of the WEn pulse | | [F0~F7]_ALE | T3,N10,G2,<br>T15,R5,T8,<br>D2,B1 | 0 | Address Latch Enable The ALE output controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of WEn with ALE high. | | [F0~F7]_CLE | R3,M11,K2,<br>N13,U5,P8,<br>F4,C1 | 0 | Command Latch Enable The CLE output controls the activating path for commands sent to the command registers. When active high, commands are latched into the command register through the I/O ports on the edge of the WEn signal. | | [F0~F7]_REn | P2,N12,H3,<br>N14,P5,R9,<br>E3,C2 | 0 | The REn output is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge of REn which also increments the internal column address counter by one. | | BK_[0n~15n] | P4,R4,P3,N<br>1,P12,R12,<br>T12,U12,J3<br>,K3,J2,G3<br>R15,U14,U<br>15,R14 | | Bank Selector The BKn output is the device selection control. When the device is in the Busy state, BKn high is ignored, and the device does not return to standby mode in program or erase operation. | | GPIO0 | T16 | DIO | General purpose I/O, For normal function can be configured by customer. | | GPIO1 | G15 | DIO | General purpose I/O, For normal function can be configured by customer. | | GPIO2/UAI | G14 | DIO | General purpose I/O, RS232 debug port. | | GPIO3/UAO | B14 | DIO | General purpose I/O, RS232 debug port. | | GPIO4 | A15 | DIO | General purpose I/O,(F/W setting) 0: Run SATA 1.5Gbps. 1: Run SATA 3.0Gbps. | Revision1.04 9 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |-------------|------------|------------------------|-------------------------------------------------------------------------------------------------------| | GPIO5 | P16 | DIO | General purpose I/O, | | | | | 0: Load firmware code from flash to program memory. | | | | | 1: Load firmware code from host to program memory. | | GPIO6 | B15 | DIO | General purpose I/O, | | | | | Can be configured by customer firmware. | | GPI07 | C15 | DIO | General purpose I/O, | | | | | Can be configured by customer firmware. | | GPIO8 | A14 | DIO | General purpose I/O, | | | | | Can be configured by customer firmware. | | GPIO9 | D15 | DIO | General purpose I/O, | | | | _ | | | GPIO10 | D14 | DIO | Can be configured by customer firmware. General purpose I/O, | | 0.1010 | | D.0 | | | GPIO12 | G13 | DIO | Can be configured by customer tirmware. | | GPIO12 | GIS | DIO | General purpose I/O, | | ODIO44 | NI45 | DIO | Can be configured by customer firmware. | | GPIO14 | N15 | DIO | General purpose I/O, | | | | | Can be configured by customer firmware. | | GPIO15 | F14 | DIO | General purpose I/O, | | | | $\wedge$ | Can be configured by customer firmware. | | DM | P17 | AVQ | USB Bus D- Signal. | | DP | N17 ( | AIQ | USB Bus D+ Signal. | | VBUS | M15 | > 1 > | USB Cable Power Detector. The 51K and 100K resistances should be connected to divide | | | | $\langle \vee \rangle$ | the 5V cable power into 3.3V. | | AGND_USB | L16 | AI | USB Analog Ground. | | AGNDP | M17 | Al | USB Analog Ground. | | AVDDH_USB | M16 | Al | USB Analog 3.3V Power Supply. | | TMEn | F15 | DIH | Test Mode Enable, (internal pull-H) | | | | | This pin is reserved for IC mass production testing. | | MQDE[3:0] | N16,R17,T1 | IL | Always Keep this pin to logic "1" in normal operation. Chip Operation Mode Selection.(internal 0000) | | 952[0.0] | 7,R16 | , .c | Ball B4 A3 B5 A4 | | | , | | 0 0 0 0 | | RSTn | E15 | DIH | System Global Reset Input. | | | | | Active-low to reset the entire chip. | | HDDA | C14 | DO | An external 10msec RC should be connected to this pin. SATA Hard Disk Active.(GPIO21) | | ПООА | 014 | טט | Can be configured by customer firmware. | | PHYRDY | E14 | DO | PHYRDY of SATA/USB output. | | XTALI | L17 | Al | Crystal input pad | | | | | It is connected to a 30MHz crystal. | Revision1.04 10 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |--------------|----------|---------------------|------------------------------------------------------------------| | | 1/47 | | · · | | XTALO | K17 | AO | Crystal output pad It is connected to a crystal. | | ASV33 | H16,J17 | Al | SATA Analog 3.3V Power Supply. | | ASG33 | G16 | Al | SATA Analog 5.5v Fower Supply. SATA Analog Ground. | | ASREXT0 | J16 | Al | External Reference Resistance. | | ASILLATO | 310 | | A 12KΩ±1% external resistor should be connected to this pin. | | ASRXP0 | H17 | Al | Serial ATA RX+ signal. | | | | , | A 10nF CAP. should be connected between this pin and SATA | | | | | connector. | | ASRXN0 | G17 | Al | Serial ATA RX- signal. | | | | | A 10nF CAP, should be connected between this pin and SATA | | | | | connector. | | ASV12 | F17 | Al | SATA Analog 1.2V Power Supply. | | | | | This power could be sourced from internal 1.2V voltage regulator | | | | | through AVREG pin. | | ASG12 | E16 | Al | SATA Analog Ground. | | ASTXN0 | E17 | AO | Serial ATA TX- signal | | | | | A 10nF CAP. should be connected between this pin and SATA | | | | | connector. | | ASTXP0 | D17 | AO | Serial ATA TX+ signal. | | | | | A 10nF CAP should be connected between this pin and SATA | | 1.74 | D.1- | 10 | connector. | | LX | B17 | AO | Switching Regulator output. | | GNDSR | C17 | AI | Switching regulator ground | | PV33(REG) | H15 ( | Al | Switching regulator 3.3V power supply | | DDR PPOUT | D16 | AO | DDR regulator output | | AGNDR | F16 | AI | DDR regulator ground | | PV33(AVDDHR) | C16 | AI | DDR regulator 3.3v power supply | | Α0 | €8 | 0 | Address inputs: Provide the row address for ACTIVE | | A1 | AZ | $\langle \ \rangle$ | commands, | | A2 / | CA | $\overline{}$ | and the column address and auto precharge bit | | A3 | E7 | | (A10) for READ/WRITE commands, to select one location | | | F7 | | out of the memory array in the respective bank. A10 sampled | | A5 | D7 | | during a PRECHARGE command determines whether | | A6 | B7 | | the PRECHARGE applies to one bank (A10 LOW, bank | | A7 | F8 | | selected | | A8 | D8 | | by BA[2:0]) or all banks (A10 HIGH). The address | | A9 | B8 | | inputs also provide the op-code during a LOAD MODE | | A10 | C8 | | command. | | A11 | D9 | | | | A12 | B6 | | | | A13 | A5 | | | | BA0 | E9 | 0 | Bank address inputs: BA[2:0] define to which bank an | | BA1 | F9 | | ACTIVE, READ, WRITE, or PRECHARGE command is being | Revision1.04 11 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |-------------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BA2 | A6 | | applied. BA[2:0] define which mode register, including MR, EMR, EMR(2), and EMR(3), is loaded during the LOAD MODE command. | | CK | A8 | 0 | Clock: CK and CK# are differential clock inputs. All address | | CK# | A9 | | and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQ and DQS/DQS#) is referenced to the crossings of CK and CK#. | | CKE | В9 | 0 | Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides precharge powerdown and SELF REFRESH operation (all banks idle), or ACTIVATE power-down (row active in any bank). CKE is synchronous for power-down entry, power-down exit, output disable, and for self refresh entry. CKE is asynchronous for SELF REFRESH exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during power-down. Input buffers (excluding CKE) are disabled during self refresh. CKE is an SSTL 18 input but will detect a LVCMOS LOW level once Vdd is applied during first power-up. After Vref has become stable during the power on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper SELF REFRESH operation, Vref must be maintained. | | CS# | C9 | 0 | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered high. CS# provides for external bank selection on systems with multiple ranks. CS# is considered part of the command code. | | LDM | B10<br>C10 | 0 | Input data mask: DM is an input mask signal for write data. Input data is masked when DM is concurrently sampled HIGH during a WRITE access. DM is sampled on both edges of DQS. Although DM balls are input-only, the DM loading is designed to match that of DQ and DQS balls. LDM is DM for lower byte DQ0-DQ7 and UDM is DM for upper byte DQ8-DQ15. | Revision1.04 12 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |--------------|--------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------| | ODT | F13 | | On-die termination: ODT (registered HIGH) enables | | | | | termination | | | | | resistance internal to the DDR2 SDRAM. When | | | | | enabled, ODT is only applied to each of the following | | | | | balls: DQ0-DQ15, LDM, UDM, LDQS, LDQS#, UDQS, and | | | | | UDQS# for the x16; DQ0-DQ7, DQS, DQS#, RDQS, RDQS#, | | | | | and DM for the x8; DQ0–DQ3, DQS, DQS#, and DM for | | | | | the x4. The ODT input will be ignored if disabled via the LOAD MODE command. | | RAS# | F10 | 0 | Command inputs: RAS#, CAS#, and WE# (along with | | CAS# | E10 | | CS#) define the command being entered. | | WE# | D10 | | | | DQ0 | A13 | Ю | Data input/output: Bidirectional data bus for x16. | | DQ1 | C13 | | Data input/output: Bidirectional data bus for x16. | | DQ2 | E13 | | Data input/output: Bidirectional data bus for x16. | | DQ3 | B12 | | Data input/output: Bidirectional data bus for x16. | | DQ4 | D12 | | Data input/output: Bidirectional data bus for x16. | | DQ5 | F12 | | Data input/output: Bidirectional data bus for x16. | | DQ6 | B11 | | Data input/output: Bidirectional data bus for x16. | | DQ7 | D11 | | Data input/output: Bidirectional data bus for x16. | | DQ8 | E11 | | Data input/output: Bidirectional data bus for x16. | | DQ9 | C11 | | Data input/output: Bidirectional data bus for x16. | | DQ10 | A11 | | Data input/output: Bidirectional data bus for x16. | | DQ11<br>DQ12 | E12<br>C12 / | | Data input/output: Bidirectional data bus for x16. | | DQ12<br>DQ13 | A12 | | Data input/output: Bidirectional data bus for x16. Data input/output: Bidirectional data bus for x16. | | DQ13 | D13 | > < | Data input/output: Bidirectional data bus for x16. | | DQ15 | B13 / | $\langle \gamma \rangle$ | Data input/output: Bidirectional data bus for x16. | | LDQS | F11 | 10 | Data strobe for lower byte: Output with read data, input | | | $\langle \ \langle \ \rangle $ | / 7" | with write data for source synchronous operation. | | | _ \ \ | $ \setminus \rangle$ | Edge-aligned with read data, center-aligned with write | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | data. LDQS# is only used when differential data strobe | | | $(\ \ )\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $ | | mode is enabled via the LOAD MODE command. | | UDQS | A10 | Ю | Data strobe for upper byte: Output with read data, input | | | | | with write data for source synchronous operation. | | | | | Edge-aligned with read data, center-aligned with write | | | | | data. UDQS# is only used when differential data strobe | | D1/00 | 0.4 | DI | mode is enabled via the LOAD MODE command. | | PV33<br>PV33 | G4<br>H4 | DI<br>DI | I/O Pad 3.3V Power Supply. I/O Pad 3.3V Power Supply. | | PV33 | H14 | DI | I/O Pad 3.3V Power Supply. | | PV33 | J4 | DI | I/O Pad 3.3V Power Supply. | | PV33 | J15 | DI | I/O Pad 3.3V Power Supply. | | PV33 | K4 | DI | I/O Pad 3.3V Power Supply. | | PV33 | K15 | DI | I/O Pad 3.3V Power Supply. | Revision1.04 13 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |--------------|------------|----------|----------------------------------------| | PV33 | L4 | DI | I/O Pad 3.3V Power Supply. | | PV33 | L15 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M4 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M5 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M6 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M7 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M8 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M9 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M10 | DI | I/O Pad 3.3V Power Supply. | | PV33 | M12 | DI | I/O Pad 3.3V Power Supply. | | PV33 | N5 | DI | I/O Pad 3.3V Power Supply. | | GND | J6 | DI | Ground. | | GND | J7 | DI | Ground. | | GND | J8 | DI | Ground. | | GND | J9 | DI | Ground. | | GND | J10 | DI | Ground. | | GND | J11 | DI | Ground. | | GND | J12 | DI | Ground. | | GND | J13 | DI | Ground. | | GND | K6 | DI | Ground | | GND | K7 | DI | Ground. | | GND | K8 | DI | Ground. | | GND | K9 | DI | Ground. | | GND | K10 | 101/ | Ground. | | GND | K11 ( | DI | Ground. | | GND | K12 | DI | Ground. | | GND | K13 | DI \ | Ground. | | GND | K16 | DI | Ground. | | DV12 | F5\ | pi / | 1.2V Power Supply. | | DV12 | <b>G</b> 5 | DI | 1.2V Power Supply. | | DV12 | H5/ | DI | 1.2V Power Supply. | | DV12 | J5 | DI | 1.2V Power Supply. | | DV12 | J14 | DI | 1.2V Power Supply. | | DV12 | K5 | DI | 1.2V Power Supply. | | DV12 | K14 | DI | 1.2V Power Supply | | DV12<br>DV12 | L5<br>L6 | DI | 1.2V Power Supply | | DV12 | L6<br>L7 | DI | 1.2V Power Supply | | DV12 | L8 | DI<br>DI | 1.2V Power Supply. 1.2V Power Supply. | | DV12<br>DV12 | L9 | DI | 1.2V Power Supply. | | DV12 | L10 | DI | 1.2V Power Supply. | | DV12 | L10 | DI | 1.2V Power Supply. | | DV12<br>DV12 | L12 | DI | 1.2V Power Supply. | | DV12<br>DV12 | L12 | DI | 1.2V Power Supply. | | DVIZ | LIO | וט | 1.24 FUWEI Supply. | Revision1.04 14 Document No.:61X-00002 | Signal Name | Ball No. | Туре | Description | |-------------|----------|------|--------------------------------| | DV12 | L14 | DI | 1.2V Power Supply. | | DV12 | M2 | DI | 1.2V Power Supply. | | DV12 | М3 | DI | 1.2V Power Supply. | | DV12 | N3 | DI | 1.2V Power Supply. | | DV12 | N4 | DI | 1.2V Power Supply. | | DV12 | B16 | DI | 1.2V Power Supply. | | DDR_PP | C6 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | D5 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | D6 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | E5 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | E6 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | F6 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | G6 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | G7 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | G8 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | G9 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | G10 | DI | DDR PAD 1.8V Power Supply | | DDR_PP | G11 | DI | DDR PAD 1.8V Power Supply | | DDR_VREF | G12 | DI | DDR PAD 0.9V reference voltage | | DDR_GND | H6 | DI | Ground for DDR PAD | | DDR_GND | H7 | DI | Ground for DDR PAD | | DDR_GND | H8 | DI | Ground for DDR PAD | | DDR_GND | H9 | DI/\ | Ground for DDR PAD | | DDR_GND | H10 | D) | Ground for DDR PAD | | DDR_GND | H11 ( | Ďľ ( | Ground for DDR PAD | | DDR_GND | H12 | DI | Ground for DDR PAD | | DDR_GND | H13 | DI / | Ground for DDR PAD | #### 8 ECC Descriptions Please refer to FIG. 4 that is a diagram illustrating an allocating method of a spare area in each page of a NAND flash memory, where in the specific ECC algorithm utilizes a Bose, Chaudhuri and Hocquengham (BCH) ECC algorithm. When a BCH 16 ECC algorithm encodes the data in the NAND flash memory, the parity code generated in the encoding process may occupy 28 bytes of the spare area in each page. When a BCH 24 ECC algorithm encodes the data in the NAND flash memory, the parity code generated in the encoding process may occupy 42 bytes of the spare area in each page. When a BCH 16 algorithm decodes the data in the NAND flash memory, the data can be decoded correctly if the error bit happened in two sector (1024Bytes) is 16. When a BCH 24 algorithm decodes the Revision1.04 15 Document No.:61X-00002 data in the NAND flash memory, the data can be decoded correctly if the error bit happened in two sector is 24. Figure 7 Allocation for ECC algorithm BCH in NAND Flash #### 9 SATA Interface #### 9.1 Out of bank signaling There shall be three Out Of Band (OOB) signals used/detected by the Phy: COMRESET, COMINIT, and COMWAKE. COMINIT, COMRESET and COMWAKE OOB signaling shall be achieved by transmission of either a burst of four Gen1 ALIGNe primitives or a burst composed of four Gen1 Dwords with each Dword composed of four D24.3 characters, each burst having duration of 160 Uloob. Each burst is followed by idle periods (at common mode levels), having durations as depicted in Figure 5 and Table 2. Revision1.04 16 Document No.:61X-00002 Figure 8 OOB signals | | 000 | | |---------|------------|-------| | Table 4 | OOB signal | times | | Value | |------------------------------------------| | 160 Ul <sub>oob</sub> (106.7 ns nominal) | | 480 Ul <sub>oob</sub> (320 ns nominal) | | | #### 9.2 COMRESET COMRESET always originates from the host controller, and forces a hardware reset in the device. It is indicated by transmitting bursts of data separated by an idle bus condition. The OOB COMRESET signal shall consist of no less than six data bursts, including inter-burst temporal spacing. The COMRESET signal shall be: 1) Sustained/continued uninterrupted as long as the system hard reset is asserted, or 2) Started during the system hardware reset and ended some time after the negation of system hardware reset, or 3) Transmitted immediately following the negation of the system hardware reset signal. The host controller shall ignore any signal received from the device from the assertion of the hardware reset signal until the COMRESET signal is transmitted. Each burst shall be 160 Gen1 UI's long (106.7 ns) and each inter-burst idle state shall be 480 Gen1 UI's long (320 ns). A COMRESET detector looksfor four consecutive bursts with 320 ns spacing (nominal). Any spacing less than 175 ns or greater Revision1.04 17 Document No.:61X-00002 than 525 ns shall invalidate the COMRESET detector output. The COMRESET interface signal to the Phy layer shall initiate the Reset sequence shown in Figure 6 below. The interface shall be held inactive for at least 525 ns after the last burst to ensure far-end detector detects the negation properly. Figure 9 Comreset sequence #### Description: - 1. Host/device are powered and operating normally with some form of active communication. - 2. Some condition in the host causes the host to issue COMRESET - 3. Host releases COMRESET. Once the condition causing the COMRESET is released, the host releases the COMRESET signal and puts the bus in a quiescent condition. - 4. Device issues COMINIT When the device detects the release of COMRESET, it responds with a COMINIT. This is also the entry point if the device is late starting. The device may initiate communications at any time by issuing a COMINIT. - 5. Host calibrates and issues a COMWAKE. Revision1.04 18 Document No.:61X-00002 - 6. Device responds The device detects the COMWAKE sequence on its RX pair and calibrates its transmitter (optional). Following calibration the device sends a six burst COMWAKE sequence and then sends a continuous stream of the ALIGN sequence starting at the device's highest supported speed. After ALIGNP Dwords have been sent for 54.6us (2048 nominal Gen1 Dword times) without a response from the host as determined by detection of ALIGNP primitives received from the host, the device assumes that the host cannot communicate at that speed. If additional speeds are available the device tries the next lower supported speed by sending ALIGNP Dwords at that rate for 54.6 us (2048 nominal Gen1 Dword times.) This step is repeated for as many slower speeds as are supported. Once the lowest speed has been reached without response from the host, the device enters an error state. - 7. Host locks after detecting the COMWAKE, the host starts transmitting D10.2 characters (see 7.6) at its lowest supported rate. Meanwhile, the host receiver locks to the ALIGN sequence and, when ready, returns the ALIGN sequence to the device at the same speed as received. A host shall be designed such that it acquires lock in 54.6us (2048 nominal Gen1 Dword times) at any given speed. The host should allow for at least 873.8 us (32768 nominal Gen1 Dword times) after detecting the release of COMWAKE to receive the first ALIGNP. This ensures interoperability with multi-generational and synchronous designs. If no ALIGNP is received within 873.8 us (32768 nominal Gen1 Dword times) the host restarts the power-on sequence repeating indefinitely until told to stop by the Application layer. - 8. Device locks the device locks to the ALIGN sequence and, when ready, sends SYNCP indicating it is ready to start normal operation. - 9. Upon receipt of three back-to-back non-ALIGNP primitives, the communication link is established and normal operation may begin. #### 9.3 COMINI COMINIT always originates from the drive and requests a communication initialization. It is electrically identical to the COMRESET signal except that it originates from the device and is sent to the host. It is used by the device to request a reset from the host in accordance to the sequence shown in Figure 7, below: Revision1.04 19 Document No.:61X-00002 Figure 10 Cominit sequence #### Description: - 1. Host/device are powered and operating normally with some form of active communication. - 2. Some condition in the device causes the device to issues a COMINIT - 3. Host calibrates and issues a COMWAKE - 4. Device responds The device detects the COMWAKE sequence on its RX pair and calibrates its transmitter (optional). Following calibration the device sends a six burst COMWAKE sequence and then sends a continuous stream of the ALIGN sequence starting at the device's highest supported speed. After ALIGN Dwords have been sent for 54.6 us (2048 nominal Gen1 Dword times) without a response from the host as determined by detection of ALIGN primitives received from the host, the device assumes that the host cannot communicate at that speed. If additional speeds are available the device tries the next lower supported speed by sending ALIGN Dwords at that rate for 54.6 us (2048 nominal Gen1 Dword times.) This step is repeated for as many slower speeds as are supported. Once the lowest speed has been reached without response from the host, the device enters an error state. - 5. Host locks after detecting the COMWAKE, the host starts transmitting D10.2 characters (see Revision1.04 20 Document No.:61X-00002 section 7.6) at its lowest supported rate. Meanwhile, the host receiver locks to the ALIGN sequence and, when ready, returns the ALIGN sequence to the device at the same speed as received. A host shall be designed such that it acquires lock in 54.6 us (2048 nominal Gen1 Dword times) at any given speed. The host should allow for at least 873.8 us (32768 nominal Gen1 Dword times) after detecting the release of COMWAKE to receive the first ALIGN<sub>P</sub>. This ensures interoperability with multi-generational and synchronous designs. If no ALIGN<sub>P</sub> is received within 873.8 us (32768 nominal Gen1 Dword times) the host restarts the power-on sequence – repeating indefinitely until told to stop by the Application layer. - 6. Device locks the device locks to the ALIGN sequence and, when ready, sends SYNCP indicating it is ready to start normal operation. - 7. Upon receipt of three back-to-back non-ALIGN<sub>P</sub> primitives, the communication link is established and normal operation may begin. #### 9.4 Power on sequence timing diagram The following timing diagrams and descriptions are provided for clarity and are informative. The state diagrams provided in section 8.4 comprise the normative behavior specification and is the ultimate reference Figure 11 Power on sequence Description: Revision1.04 21 Document No.:61X-00002 - 1. Host/device power-off Host and device power-off. - 2. Power is applied Host side signal conditioning pulls TX and RX pairs to neutral state (common mode voltage). - 3. Host issues COMRESET - 4. Host releases COMRESET. Once the power-on reset is released, the host releases the COMRESET signal and puts the bus in a quiescent condition. - 5. Device issues COMINIT When the device detects the release of COMRESET, it responds with a COMINIT. This is also the entry point if the device is late starting. The device may initiate communications at any time by issuing a COMINIT. - 6. Host calibrates and issues a COMWAKE. - 7. Device responds The device detects the COMWAKE sequence on its RX pair and calibrates its transmitter (optional). Following calibration the device sends a six burst COMWAKE sequence and then sends a continuous stream of the ALIGN sequence starting at the device's highest supported speed. After ALIGN<sub>P</sub> primitives have been sent for 54.6 us (2048 nominal Gen1 Dword times) without a response from the host as determined by detection of ALIGN<sub>P</sub> primitives received from the host, the device assumes that the host cannot communicate at that speed. If additional speeds are available the device tries the next lower supported speed by sending ALIGN<sub>P</sub> primitives at that rate for 54.6 us (2048 nominal Gen1 Dword times.) This step is repeated for as many slower speeds as are supported. Once the lowest speed has been reached without response from the host, the device shall enter an error state. - 8. Host locks after detecting the COMWAKE, the host starts transmitting D10.2 characters (see 7.6) at its lowest supported rate. Meanwhile, the host receiver locks to the ALIGN sequence and, when ready, returns the ALIGN sequence to the device at the same speed as received. A host shall be designed such that it acquires lock in 54.6 us (2048 nominal Gen1 Dword times) at any given speed. The host should allow for at least 873.8 us (32768 nominal Gen1 Dword times) after detecting the release of COMWAKE to receive the first ALIGN<sub>P</sub>. This insures interoperability with multi-generational and synchronous designs. If no ALIGN<sub>P</sub> is received within 873.8 us (32768 nominal Gen1 Dword times) the host restarts the power-on sequence repeating indefinitely until told to stop by the Application layer. - 9. Device locks the device locks to the ALIGN sequence and, when ready, sends the SYNC<sub>P</sub> primitive indicating it is ready to start normal operation. - 10.Upon receipt of three back-to-back non-ALIGN<sub>P</sub> primitives, the communication link is established and normal operation may begin. Revision1.04 22 Document No.:61X-00002 #### 9.5 ATA command register This table with the following paragraphs summarizes the ATA command set. Table 5 Command table | Command Name | Codo | | PAI | RAMET | ERS US | ED | | |------------------------------|------------|-------|-----|------------|------------|------------|---------------------| | Command Name | Code | sc | SN | CY | DR | HD | FT | | CHECK POWER MODE | E5h | Х | Х | Х | 0 | x | X | | EXECUTE DIAGNOSTICS | 90h | Х | Х | Х | 0 | Х | X | | FLUSH CACHE | E7h | Х | Х | Х | 0 | 0 | X | | IDENTIFY DEVICE | ECh | X | Х | X | \ <u>\</u> | \x/ | $\langle x \rangle$ | | IDLE | E3h | 0 | Х | × | /0 | X | X | | IDLE IMMEDIATE | E1h | Х | Х | × | 0 | X | Х | | INITIALIZE DEVICE PARAMETERS | 91h | 0 | X | X | 0 | <b>)</b> 0 | Х | | READ DMA | C8h or C9h | 0 | 0 | 6 | O | 0 | Х | | READ MULTIPLE | C4h | 0 | 9 | 6 | 0 | 0 | Х | | READ SECTOR(S) | 20h or 21h | ( 0 ( | 0 | <b>√</b> 0 | 0 | 0 | Х | | READ VERIFY SECTOR(S) | 40h or 41h | 6 | | 0 | 0 | 0 | Х | | RECALIBRATE | 10h | -X | Х | Х | 0 | Х | Х | | SECURITY DISABLE PASSWORD | F6h | X | Х | Х | 0 | Х | Х | | SECURITY ERASE PREPARE | F3h | Х | Х | Х | 0 | Х | Х | | SECURITY ERASE UNIT | F4b | Х | Х | Х | 0 | Х | Х | | SECURITY FREEZE LOCK | F5h | Х | Х | Х | 0 | Х | Х | | SECURITY SET PASSWORD | F1h | Х | Х | Х | 0 | Х | Х | | SECURITY UNLOCK | F2h | Х | Х | Х | 0 | Х | Х | | SEEK | 7xh | Х | Х | 0 | 0 | 0 | Х | | SET FEATURES | EFh | 0 | Х | Х | 0 | Х | 0 | | SET MULTIPLE MODE | C6h | 0 | Х | Х | 0 | Х | Х | | SLEEP | E6h | Х | Х | Х | 0 | Х | Х | | SMART | B0h | Х | Х | 0 | 0 | Х | 0 | | STANDBY | E2h | Х | Х | Х | 0 | Х | Х | | STANDBY IMMEDIATE | E0h | Х | Х | Х | 0 | Х | Х | | WRITE DMA | CAh or CBh | 0 | 0 | 0 | 0 | 0 | Х | Revision1.04 23 Document No.:61X-00002 | WRITE MULTIPLE | C5h | 0 | 0 | 0 | 0 | 0 | Х | |-----------------|------------|---|---|---|---|---|---| | WRITE SECTOR(S) | 30h or 31h | 0 | 0 | 0 | 0 | 0 | Х | #### Note: O = Valid, X = Don't care SC = Sector Count Register SN = Sector Number Register CY = Cylinder Low/High Register DR = DEVICE SELECT Bit (DEVICE/HEAD Register Bit 4) HD = HEAD SELECT Bit (DEVICE/HEAD Register Bit 3-0) FT = Features Register #### ATA COMMAND SPECIFICATIONS #### **CHECK POWER MODE (E5h)** The host can use this command to determine the current power management mode. #### **EXECUTE DIAGNOSITICS (90h)** This command performs the internal diagnostic tests implemented by the drive. See ERROR register for dianostic codes. #### **FLUSH CACHE (E7h)** This command is used by the host to request the device to flush the write cache. If there is data in the write cache, that data shall be written to the media. The BSY bit shall remain set to one until all data has been successfully written or an error occurs. #### IDENTIFY DEVICE (ECh) This commands read out 512Bytes of drive parameter information. Parameter Information consists of the arrangement and value as shown in the following table. This command enables the host to veceive the Identify Drive Information from the device. Table 6 Identify device information default value | Word | Value | F/V | Description | | | |------|-------|-----|-------------|-----------------------------------------------|--| | | | | Genera | al configuration bit-significant information: | | | | | F | 15 | 0 = ATA device | | | 0 | 0040h | Х | 14-8 | Retired | | | | | F | 7 | 1 = removable media device | | | | | Х | 6 | Obsolete | | Revision1.04 24 Document No.:61X-00002 | | | Х | 5-3 | Retired | |---|-------|---|-------|-------------------------| | | | F | 2 | Reserved | | | | Х | 1 | Retired | | | | F | 0 | Reserved | | 1 | XXXXh | Х | Numbe | er of logical cylinders | #### Table 7 Identify device information default value (continued) | | ı | l | ( ) | |-------|------------|--------|--------------------------------------------------------------------------------------| | Word | Value | F/V | Description | | 2 | C837h | V | Specific configuration | | 3 | 00XXh | Х | Number of logical heads | | 4-5 | XXXXh | Х | Retired | | 6 | XXXXh | Х | Number of logical sector per logical track | | 7-8 | XXXXh | V | Reserved for assignment by the CompactFlash_Association | | 9 | 000Eh | Х | Retired | | 10-19 | XXXXh | F | Serial number (20 ASCII characters) | | 20-21 | XXXXh | Х | Retired | | 22 | 003Fh | Х | Obsolete | | 23-26 | XXXXh | F | Firmware revision (8 ASCII characters) | | 27-46 | XXXXh | F | Model number (40 ASCII characters) | | 47 | 8000h | F<br>F | 15-8 80h | | 47 | 000011 | F | 7-0 00h = Reserved 01h = Maximum number of 1 sectors on READ/WRITE MULTIPLE commands | | 48 | 4000h | F | Reserved | | | | ( ' | Capabilities | | | | F | 15-14 Reserved for the IDENTIFY PACKET DEVICE command. | | | | F\ | 13 1 = Standby timer values as specified in this standard are supported | | | $\sim$ ( ( | | 0 = Standby timer values shall be managed by the device | | | / / | )F / | 12 Reserved for the IDENTIFY PACKET DEVICE command. | | 49 | 2F00h | F/ | 11 1 = IORDY supported | | | | | 0 = IORDY may be supported | | | ( ) | F | 10 1 = IORDY may be disabled | | | | F | 9 1 = LBA supported | | | | F | 8 1 = DMA supported. | | | | Х | 7-0 Retired | | | | | Capabilities | | | | F | 15 Shall be cleared to zero. | | 50 | 4000h | F | 14 Shall be set to one. | | | | F | 13-2 Reserved. | | | | Х | 1 Obsolete | Revision1.04 25 Document No.:61X-00002 | | | F | Shall be set to one to indicate a device specific Standby timer value minimum. | |-------|----------------|---------|----------------------------------------------------------------------------------------| | | | r | 15-8 PIO data transfer cycle timing mode | | 51 | 0280h | X | 7-0 Reserved | | 52 | 0000h | Х | Obsolete | | | | F | 15-3 Reserved | | | | F | 2 1 = the fields reported in word 88 are valid | | | | | 0 = the fields reported in word 88 are not valid | | 53 | 0007h | F | 1 1 = the fields reported in words 70:64 are valid | | | | | 0 = the fields reported in words 70:64 are not valid | | | | Х | 0 1 = the fields reported in words 58:54 are valid | | | | | 0 = the fields reported in words 58:54 are not valid | | 54 | XXXXh | Х | Number of current cylinders | | 55 | 00XXh | Х | Number of current heads | | 56 | XXXXh | Х | Number of current sector per track | | 57-58 | XXXXh | Х | Current capacity in sectors | | | | F | 15-9 Reserved | | 59 | 0000h | V | 8 1 = Multiple sector setting is valid | | 39 | 000011 | V | 7-0 xxh = Setting for number of sectors that shall be transferred per interrupt on R/W | | | | | Multiple command | | 60-61 | XXXXh | F | Total number of user addressable sectors | | 62 | 0000h | Х | Obsolete | | | | F | 15-11 Reserved | | | | V | 10 1 = Multiword DMA mode 2 is selected | | | | | 0 ≠ Multiword DMA mode 2 is not selected | | | | V | 9 1= Multiword DMA mode 1 is selected | | 63 | 0007h | V | 0 Multiword DMA mode 1 is not selected 1 = Multiword DMA mode 0 is selected | | 03 | 000711 | \ \ \ \ | 0 = Multiword DMA mode 0 is selected | | | | F | 7-3 Reserved | | | | F. | 2 1= Multiword DMA mode 2 and below are supported | | | | F | 1 = Multiword DMA mode 1 and below are supported | | | | F | 0 1 = Multiword DMA mode 0 is supported | | 64 | 0003h | )F ) | 15-8 Reserved | | + | > | F/ | 7-0 Advanced PIO modes supported | | 65 | 0078h | F | Minimum Multiword DMA transfer cycle time per word | | 66 | 0078h | F | Manufacturer's recommended Multiword DMA transfer cycle time | | 67 | <b>-0</b> 078h | F | Minimum PIO transfer cycle time without flow control | | 68 | 0078h | F | Minimum PIO transfer cycle time with IORDY flow control | | 69-79 | 0000h | F | Reserved (for future command overlap and queuing) | | 0.5 | 0.455 | | Major version number 0000h or FFFFh = device does not report version | | 80 | 01FEh | F | 15 Reserved | | | | F | 14 Reserved for ATA/ATAPI-14 | Revision1.04 26 Document No.:61X-00002 | | | F | 13 Reserved for ATA/ATAPI-13 | |----|--------|-------------------------|-----------------------------------------------------------------------------------| | | | F | 12 Reserved for ATA/ATAPI-12 | | | | F | 11 Reserved for ATA/ATAPI-11 | | | | F | 10 Reserved for ATA/ATAPI-10 | | | | F | 9 Reserved for ATA/ATAPI-9 | | | | F | 8 Reserved for ATA/ATAPI-8 | | | | F | 7 1 = supports ATA/ATAPI-7 | | | | F | 6 1 = supports ATA/ATAPI-6 | | | | F | 5 1 = supports ATA/ATAPI-5 | | | | F | 4 1 = supports ATA/ATAPI-4 | | | | F | 3 Obsolete | | | | Х | 2 Obsolete | | | | Х | 1 Obsolete | | | | F | 0 Reserved | | 81 | 0021h | F | Minor version number | | | 002111 | | | | | | | Command set supported. | | | | X | 15 Obsolete | | | | F | 14 1 = NOP command supported | | | | F | 13 1 = READ BUFFER command supported | | | | F | 12 1 = WRITE BUFFER command supported | | | | Х | 11 Obsolete | | | | F | 10 1 = Host Protected Area feature set supported | | | | F | 9 1 = DEVICE RESET command supported | | 82 | 0068h | F | 8 1 = SERVICE interrupt supported | | | | F | 7 1 = release interrupt supported | | | | F | 6 1 = Jook-ahead supported | | | | F | 5 = white cache supported | | | | F | 4 Shall be cleared to zero to indicate that the PACKET Command feature set is not | | | | F | supported. | | | | F | 3 1 = mandatory Power Management feature set supported | | | | F / | 2 = Removable Media feature set supported | | | | F | 1 = Security Mode feature set supported | | | | | 0 1 = SMART feature set supported | | | | | Command sets supported. | | | | F) | Shall be cleared to zero | | | > 1 \ | \F \ | 14 Shall be set to one | | | / / ` | $\bigvee$ F $\bigwedge$ | 13-9 Reserved | | | | _F' | 8 1 = SET MAX security extension supported | | | ) ) | F | 7 Reserved | | 83 | 5000h | F | 6 1 = SET FEATURES subcommand required to spinup after power-up | | | | F | 5 1 = Power-Up In Standby feature set supported | | | | F | 4 1 = Removable Media Status Notification feature set supported | | | | F | 3 1 = Advanced Power Management feature set supported | | | | F | 2 1 = CFA feature set supported | | | | F | 1 1 = READ/WRITE DMA QUEUED supported | | | | F | 0 1 = DOWNLOAD MICROCODE command supported | | 84 | 4000h | 1 | Command set/feature supported extension. | | 04 | 700011 | F | 15 Shall be cleared to zero | | | | | | Revision1.04 27 Document No.:61X-00002 | | | I _ | | |-----|--------------------------------------------------|----------------|-----------------------------------------------------------------------------------| | | | F<br>_ | 14 Shall be set to one | | | | F | 13-2 Reserved | | | | F | 1 1 = SMART self-test supported | | | | F | 0 1 = SMART error logging supported | | | | | Command set/feature enabled. | | | | Х | 15 Obsolete | | | | F | 14 1 = NOP command enabled | | | | F | 13 1 = READ BUFFER command enabled | | | | F | 12 1 = WRITE BUFFER command enabled | | | | Х | 11 Obsolete | | | | V | 10 1 = Host Protected Area feature set enabled | | | | F | 9 1 = DEVICE RESET command enabled | | 85 | 0008h | V | 8 1 = SERVICE interrupt enabled | | 00 | 000011 | V | 7 1 = release interrupt enabled | | | | V | 6 1 = look-ahead enabled | | | | V | 5 1 = write cache enabled | | | | F | 4 Shall be cleared to zero to indicate that the PACKET Command feature set is not | | | | F | supported. | | | | F | 3 1 = Power Management feature set enabled | | | | V | 2 1 = Removable Media feature set enabled | | | | V | 1 1 = Security Mode feature set enabled | | | | | 0 1 = SMART feature set enabled | | | | | Command set/feature/enabled. | | | | F | 15-9 Reserved | | | | F | 8 1 = SET MAX security extension enabled by SET MAX SET PASSWORD | | | | F | 7 See Address Offset Reserved Area Boot, INCITS TR27:2001 | | 86 | 5000h | F | 6 1 = SET FEATURES subcommand required to spin-up after power-up | | | | V | 5 1 € Power-Up In Standby feature set enabled | | | | V | 1 = Removable Media Status Notification feature set enabled | | | | V | 3-1 1 = Advanced Power Management feature set enabled | | | | F | 0 1 = DOWNLOAD MICROCODE command supported | | | | . ( | Command set/feature default. | | | | F | 15 Shall be cleared to zero | | | | À | 14 Shall be set to one | | 87 | 4000h | F | 13-2 Reserved | | | | F | 1 = SMART self-test supported | | | $\rightarrow$ ( \ | ) <sub>F</sub> | 0 1 = SMART error logging supported | | | <del>/ </del> | | 15-13 Reserved | | | | V | 12 1 = Ultra DMA mode 4 is selected | | | ) ) | • | 0 = Ultra DMA mode 4 is not selected | | \ \ | | V | 11 1 = Ultra DMA mode 3 is selected | | | | • | 0 = Ultra DMA mode 3 is not selected | | | ) | V | 10 1 = Ultra DMA mode 2 is selected | | 88 | 203Fh | , v | 0 = Ultra DMA mode 2 is selected | | | | V | 9 1 = Ultra DMA mode 1 is selected | | | | , v | 0 = Ultra DMA mode 1 is not selected | | | | V | 8 1 = Ultra DMA mode 1 is selected | | | | , v | 0 = Ultra DMA mode 0 is selected | | | | F | 7-5 Reserved | | | | F | 1-0 1\000176U | Revision1.04 28 Document No.:61X-00002 | | | F | 4 1 = Ultra DMA mode 4 and below are supported | |---------|-------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | F | 3 1 = Ultra DMA mode 3 and below are supported | | | | F | 2 1 = Ultra DMA mode 2 and below are supported | | | | F | 1 = Ultra DMA mode 1 and below are supported | | | | F | 0 1 = Ultra DMA mode 0 is supported | | 89 | 0000h | F | Time required for security erase unit completion | | 90 | 0000h | F | Time required for Enhanced security erase completion | | 91 | 0000h | V | Current advanced power management value | | 92 | 0000h | V | Master Password Revision Code | | 93 | 0000h | Х | Hardware reset result | | 94-126 | 0000h | V | Reserved | | 127 | 0000h | F<br>F | Removable Media Status Notification feature set support 15-2 Reserved 1-0 00 = Removable Media Status Notification feature set not supported 01 = Removable Media Status Notification feature supported 10 = Reserved 11 = Reserved | | 128 | 0001h | F<br>V<br>F<br>V<br>V<br>V | Security status 15-9 Reserved 8 Security level 0 = High, 1 # Maximum, 7-6 Reserved 5 1 = Enhanced security erase supported 4 1 = Security count expired 3 1 = Security frozen 2 1 = Security locked 1 1 = Security enabled 0 1 = Security supported | | 129-159 | 0000h | x / | Vendor specific | | 160-254 | 0000h | X | Reserved | | 255 | 0000h | X | Integrity word 15-8 Checksum 7-0 Signature | Key: F/V = Fixed/variable content F = the content of the word is fixed and does not change. For removable media devices, these values may change when media is removed or changed. V = the contents of the word is variable and may change depending on the state of the device or the commands executed by the device. X = the content of the word may be fixed or variable. # IDLE (E3h) This command causes the device to set BSY, enter the Idle mode, clear BSY and generate an interrupt. If sector count is non-zero, the automatic power down mode is enabled. If the sector count is Revision1.04 29 Document No.:61X-00002 zero, the automatic power mode is disabled. #### **IDLE IMMEDIATE (E1h)** This command causes the device to set BSY, enter the Idle(Read) mode, clear BSY and generate an interrupt. #### **INITIALIZE DEVICE PARAMETERS (91h)** This command enables the host to set the number of sectors per track and the number of tracks per heads. #### READ DMA (C8h) Reads data from sectors during Ultra DMA and Multiword DMA transfer. Use the SET FEATURES command to specify the mode value. A sector count of zero requests 256 sectors. #### **READ MULTIPLE (C4h)** This command performs similarly to the Read Sectors command. Interrupts are not generated on each sector, but on the transfer of a block which contains the number of sectors defined by a Set Multiple command. #### READ SECTOR(S) (20h/21h) This command reads 1 to 256 sectors as specified in the Sector Count register from sectors which is set by Sector number register. A sector count of the requests 256 sectors. The transfer beings specified in the Sector Number register. #### READ VERIFY SECTOR(S) (40h/41h) This command verifies one or more sectors on the drive by transferring data from the flash media to the data buffer in the drive and verifying that the ECC is correct. This command is identical to the Read Sectors command, except that DRQ is never set and no data is transferred to the host. #### RECALIBRATE (10h) The current drive performs no processing if it receives this command. It is supported for backward compatibility with previous devices. #### SECURITY DISABLE PASSWORD (F6h) Disables any previously set user password and cancels the lock. The host transfers 512 bytes of data, as shown in the following table, to the drive. The transferred data contains a user or master password, which the drive compares with the saved password. If they match, the drive cancels the lock. The master password is still saved. It is re-enabled by issuing the SECURITY SET PASSWORD command to re-set a user password. #### **SECURITY ERASE PREPARE (F3h)** Revision1.04 30 Document No.:61X-00002 This command shall be issued immediately before the Security Erase Unit command to enable erasing and unlocking. This command prevents accidental loss of data on the drive. #### **SECURITY ERASE UNIT (F4h)** The host uses this command to transfer 512 bytes of data, as shown in the following table, to the drive. The transferred data contains a user or master password, which the drive compares with the saved password. If they match, the drive deletes user data, disables the user password, and cancels the lock. The master password is still saved. It is re-enabled by issuing the SECURITY SET PASSWORD command to re-set a user password. #### **SECURITY FREEZE LOCK (F5h)** Causes the drive to enter Frozen mode. Once this command has been executed the following commands to update a lock result in the Aborted Command error: - SECURITY SET PASSWORD - SECURITY UNLOCK - SECURITY DISABLE PASSWORD - SECURITY ERASE PREPARE - SECURITY ERASE UNIT The drive exits from Frozen mode upon a power off or hard reset. If the SECURITY FREEZE LOCK command is issued when the drive is placed in Frozen mode, the drive executes the command, staying in Frozen mode. #### SECURITY SET PASSWORD (F1h) This command set user password or master password. The host outputs sector data with PIO data-out protocol to indicate the information defined in the following table. #### SECURITY UNLOCK (F2h) This command disabled LOCKED MODE of the device. This command transfers 512 bytes of data from the host with PIO data-out protocol. The following table defines the content of this information. #### **\$EEK** (7xh) This command is effectively a NOP command to the device although it does perform a range check. #### **SET FEATURES (EFh)** This command set parameter to Features register and set drive's operation. For transfer mode, parameter is set to Sector Count register. This command is used by the host to establish or select certain features. Revision1.04 31 Document No.:61X-00002 Table 8 Features register value and settable operating mode | Value | Function | |-------|--------------------------------------------------| | 02h | Enable write cache | | 03h | Set transfer mode based on value in Sector Count | | | register. | | 55h | Disable read look-ahead feature | | 82h | Disable write cache | | AAh | Enable read look-ahead feature | #### **SET MULTIPLE MODE (C6h)** This command enables the device to perform READ MULTIPLE and WRITE MULTIPLE operations and establishes the block count for these commands. #### SLEEP (E6h) This command causes the device to set BSY, enter the Sleep mode, clear BSY and generate an interrupt. #### **SMART Function Set (B0h)** Performs different processing required for predicting device failures, according to the subcommand specified in the Features register. If the Features register contains an unsupported value, the Aborted Command error is returned. If the SMART function is disabled, any subcommand other than SMART ENABLE OPERATIONS results in the Aborted Command error. #### STANDBY (E2h) This command causes the device to set BSY, enter the Sleep mode (which corresponds to the ATA"Standby" Mode), clear BSY and return the interrupt immediately. #### STANDBY IMMEDIATE (E0h) This command causes the drive to set BSY, enter the Sleep mode (which corresponds to the ATA "Standby" Mode), clear BSY and return the interrupt immediately. #### WRITE DMA (CAh) Write data to sectors during Ultra DMA and Multiword DMA transfer. Use the SET FEATURES command to specify the mode value. #### WRITE MULTIPLE (C5h) This command is similar to the Write Sectors command. Interrupts are not presented on each sector, but on the transfer of a block which contains the number of sectors defined by Set Multiple command. Revision1.04 32 Document No.:61X-00002 # WRITE SECTOR(S) (30h/31h) Write data to a specified number of sectors (1 to 256, as specified with the Sector Count register) from the specified address. Specify "00h" to write 256 sectors. #### 10 Electrical Characteristics #### 10.1 Absolute Maximum Rating | Parameter | Symbol | Condition | Min | Max | Unit | |---------------------------|----------------------|-----------|------|----------------------------------------|------| | Analog power supply | AVDDH | | -0.5 | 6 | V | | Digital I/O power supply | DVDD | | -0.5 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | V | | Digital I/O input voltage | $V_{I(D)}$ | | -0.4 | DVDD+0.4 | V | | Storage temperature | T <sub>STORAGE</sub> | | -55 | 140 | °C | #### 10.2 Recommended Power Supply Operation Conditions and Temperature | Parameter | Symbol | Condition | Min | Typical | Max | Unit | |---------------------------------|----------------|-------------------------------------------------|------|---------|------|------| | | PV33 | | 3.0 | 3.3 | 3.6 | V | | Operation digital power supply | D1V2 | | -5% | 1.2 | +5% | V | | | ASV33 | | 3.0 | 3.3 | 3.6 | V | | Operation analog power supply | ASV12 | | -5% | 1.2 | +5% | V | | | AVDOH | | 3.0 | 3.3 | 3.6 | V | | Operation DDR_PP power supply | DDR_PP | | 1.7 | 1.8 | 1.9 | V | | Operation DDR Vref power supply | DDR_VREF | Vref=0.5x DDR_PP | 0.85 | Vref | 0.95 | V | | Ambient operation temperature | T <sub>A</sub> | For commercial spec. | 0 | | 70 | °C | | Ambient operation temperature | T <sub>A</sub> | For industry spec. | -40 | | 85 | Ô | | Junction temperature | T <sub>J</sub> | | | | 125 | Ô | | Case operation temperature | T <sub>c</sub> | For commercial spec and base on T <sub>A</sub> | | | 85 | °C | | Case operation temperature | T <sub>c</sub> | For industry spec<br>and base on T <sub>A</sub> | | | 100 | °C | Revision1.04 33 Document No.:61X-00002 | TFBGA ?ball | θјС | | | °C/W | |-------------|-----|--|--|------| | TFBGA ?ball | θја | | | °C/W | #### 10.3 Recommended External Clock Source Conditions | Parameter | Symbol | Condition | Min | Typical | Max | Unit | |--------------------------|--------|-----------|-----|---------|-----|------| | External reference clock | | | | 30 | | MHz | | Clock Duty Cycle | | | 45 | 50 | 55 | % | #### 10.4 Power Supply DC Characteristics (SATA Idle mode and power saving mode disable) | Power supply: PC's SATA 5V input. | | | | | Max=Pe | ak) | |-----------------------------------|---------------------|-----------|-----|---------|--------|------| | Parameter | Symbol | Condition | Min | Typical | Max | Unit | | Digital Power Supply | I <sub>PV33</sub> | 3.3V | | 7 | 14 | mA | | | I <sub>DV12</sub> | 1.2V | | 272 | 373 | mA | | USB Analog Power Supply | I <sub>AVDDH</sub> | 3.3V | | 6 | 18 | mA | | SATA Analog Power Supply | I <sub>ASV33</sub> | 3,3V | | 34 | 41 | mA | | SATA Analog Power Supply | I <sub>ASV12</sub> | 1.2 | | 61 | 68 | mA | | DDR PAD and DDRII | I <sub>DDR_PP</sub> | 1.8V | | 143 | 162 | mA | # 10.5 Power Supply DC Characteristics (SATA Active mode) | | - 1 1 | | | | | | | |----------------------------------------------|---------------------|-----------|-----|---------|-----|------|--| | Power supply: PC's SATA 5V input. (Max=Peak) | | | | | | | | | Parameter | Symbol | Condition | Min | Typical | Max | Unit | | | Digital Power Supply | I <sub>P</sub> V33 | 3.3V | | 44 | 103 | mA | | | Digital Power Supply | J <sub>DV12</sub> | 1.2V | | 320 | 442 | mA | | | USB Analog Power Supply | I <sub>AVDDH</sub> | 3.3V | | 6 | 18 | mA | | | SATA Analog Power Supply | I <sub>ASV33</sub> | 3.3V | | 34 | 41 | mA | | | SATA Analog Power Supply | I <sub>ASV12</sub> | 1.2V | | 61 | 67 | mA | | | DDR PAD and DDRII | I <sub>DDR_PP</sub> | 1.8V | | 135 | 302 | mA | | #### 10.6 I/O DC Characteristics | Parameter | Symbol | Condition | Min | Typical | Max | Unit | |--------------------|--------|-----------|-----|---------|-----|------| | Input low voltage | VIL | | | | 0.8 | V | | Input high voltage | VIH | | 2.4 | | | V | Revision1.04 34 Document No.:61X-00002 | Parameter | Symbol | Condition | Min | Typical | Max | Unit | |---------------------|--------|-----------|-----|---------|-----|------| | Output low voltage | Vol | | 1.5 | | | ٧ | | Output high voltage | Vон | | | | 3.3 | V | Revision1.04 35 Document No.:61X-00002 # **JMicron** Serial Link the World