## 9 Ampere Low-Side Ultrafast MOSFET Driver #### **Features** - · Built using the advantages and compatibility of CMOS and IXYS HDMOS™ processes. - · Latch Up Protected - High Peak Output Current: 9A Peak - Operates from 4.5V to 35V - -55° C to 125° C Extended Operating Temperature Standard - · Ability to Disable Output under Faults - · High Capacitive Load Drive Capability: 2500pF in <15ns - · Matched Rise And Fall Times - · Low Propagation Delay Time - · Low Output Impedance - · Low Supply Current ## **Applications** - · Driving MOSFETs and IGBTs - Motor Controls - Line Drivers - · Pulse Generators - · Local Power ON/OFF Switch - Switch Mode Power Supplies (SMPS) - · DC to DC Converters - · Pulse Transformer Driver - · Limiting di/dt under Short Circuit - · Class D Switching Amplifiers ### **General Description** The IXDD409/IXDI409/IXDN409 are high speed high current gate drivers specifically designed to drive the largest MOSFETs and IGBTs to their minimum switching time and maximum practical frequency limits. The IXDD409/IXDI409/IXDN409 can source and sink 9A of peak current while producing voltage rise and fall times of less than 30ns. The input of the drivers are compatible with TTL or CMOS and are fully immune to latch up over the entire operating range. Designed with small internal delays, cross conduction/current shoot-through is virtually eliminated in the IXDD409/IXDI409/IXDN409. Their features and wide safety margin in operating voltage and power make the drivers unmatched in performance and value. The IXDD409 incorporates a unique ability to disable the output under fault conditions. When a logical low is forced into the Enable input, both final output stage MOSFETs (NMOS and PMOS) are turned off. As a result, the output of the IXDD409 enters a tristate mode and achieves a Soft Turn-Off of the MOSFET/IGBT when a short circuit is detected. This helps prevent damage that could occur to the MOSFET/IGBT if it were to be switched off abruptly due to a dv/dt over-voltage transient. The IXDN409 is configured as a non-inverting gate driver, and the IXDI409 is an inverting gate driver. The IXDD409/IXDI409/IXDN409 are available in the standard 8-pin P-DIP (PI), SOP-8 (SI), 5-pin TO-220 (CI) and in the TO-263 (YI) surface-mount packages. #### Figure 1A - IXDD409 (Non Inverting With Enable) Diagram #### Figure 1B - IXDN409 (Non-Inverting) Diagram Figure 1C - IXDI409 (Inverting) Diagram #### Ordering Information | Part Number | Package Type | Temp. Range | Configuration | | |-------------|--------------|-----------------|------------------|--| | IXDD409PI | 8-Pin PDIP | | | | | IXDD409SI | 8-Pin SOIC | | Non Inverting | | | IXDD409YI | 5-Pin TO-263 | -55°C to +125°C | With Enable Line | | | IXDD409CI | 5-Pin TO-220 | | | | | IXDI409PI | 8-Pin PDIP | | | | | IXDI409SI | 8-Pin SOIC | | | | | IXDI409YI | 5-Pin TO-263 | -55°C to +125°C | Inverting | | | IXDI409CI | 5-Pin TO-220 | | | | | IXDN409PI | 8-Pin PDIP | | | | | IXDN409SI | 8-Pin SOIC | | | | | IXDN409YI | 5-Pin TO-263 | -55°C to +125°C | Non Inverting | | | IXDN409CI | 5-Pin TO-220 | | | | # IXDD409PI / 409SI / 409YI / 409CI IXDI409PI / 409SI / 409YI / 409CI IXDN409PI / 409SI / 409YI / 409CI ## **Absolute Maximum Ratings** (Note 1) | Parameter | Value | | | | |-------------------------------------------------------|------------------------------------------|--|--|--| | Supply Voltage | 40V | | | | | All Other Pins | -0.3V to $V_{CC}$ + 0.3V | | | | | Junction Temperature | 150 <sup>o</sup> C | | | | | Storage Temperature | -55 <sup>0</sup> C to 150 <sup>0</sup> C | | | | | Soldering Lead Temperature (10s) | 300°C | | | | | Tab Temperature (10s) | 260 <sup>o</sup> C | | | | | Thermal Resistance (Junction to Case) $(\theta_{JC})$ | | | | | | 8 Pin PDIP (PI) | 0 K/W | | | | | 8 Pin SOIC (SI) | 0 K/W | | | | | TO-220 (CI), TO-263 (YI) 2. | 5 K/W | | | | ## **Operating Ratings** | Parameter | Value | |-------------------------------------|------------------| | Operating Temperature Range | -55 °C to 125 °C | | Thermal Resistance (To Ambient) | | | 8 Pin PDIP (PI) $(\theta_{14})$ | 120 K/W | | 8 Pin SOIC (SIA) | 110 K/W | | TO-220 (CI) | 50 K/W | | θ <sub>ια</sub> with heat sink ** | | | Heat sink area of 1 cm <sup>2</sup> | | | 8 Pin SOIC | 95 K/W | | TO-263 | 95 K/W | | Heat sink area of 3 cm <sup>2</sup> | | | 8 Pin SOIC | 85 K/W | | TO-263 | 85 K/W | <sup>\*\*</sup> Device soldered to metal back pane. Heat sink area is 1 oz. copper on 1 side of 0.06" thick FR4 PC board. ## **Electrical Characteristics** Unless otherwise noted, $\rm T_A = 25~^{o}C,~4.5V \leq \rm V_{CC} \leq 35V$ . All voltage measurements with respect to GND. IXDD409 configured as described in *Test Conditions*. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------|------------------------------------------|---------------------------------------------------|-------------------------|--------|-----------------------|----------------| | V <sub>IH</sub> | High input voltage | $4.5V \leq V_{CC} \leq 18V$ | 3.5 | | | V | | V <sub>IL</sub> | Low input voltage | $4.5V \leq V_{CC} \leq 18V$ | | | 0.8 | V | | V <sub>IN</sub> | Input voltage range | | -5 | | V <sub>CC</sub> + 0.3 | V | | I <sub>IN</sub> | Input current | $0V \leq V_{IN} \leq V_{CC}$ | -10 | | 10 | μΑ | | V <sub>OH</sub> | High output voltage | | V <sub>CC</sub> - 0.025 | | | V | | V <sub>OL</sub> | Low output voltage | | | | 0.025 | V | | R <sub>OH</sub> | Output resistance @ Output high | $I_{OUT}$ = 10mA, $V_{CC}$ = 18V | | 8.0 | 1.5 | Ω | | R <sub>OL</sub> | Output resistance @ Output Low | $I_{OUT} = 10$ mA, $V_{CC} = 18$ V | | 0.8 | 1.5 | Ω | | I <sub>PEAK</sub> | Peak output current | V <sub>CC</sub> is 18V | | 9 | | Α | | I <sub>DC</sub> | Continuous output current | Limited by package power dissipation | | | 2 | Α | | V <sub>EN</sub> | Enable voltage range | IXDD409 Only | 3 | | Vcc + 0.3 | V | | V <sub>ENH</sub> | High En Input Voltage | IXDD409 Only | 2/3 Vcc | | | V | | V <sub>ENL</sub> | Low En Input Voltage | IXDD409 Only | | | 1/3 Vcc | V | | t <sub>R</sub> | Rise time | C <sub>L</sub> =2500pF Vcc=18V | 8 | 10 | 15 | ns | | t <sub>F</sub> | Fall time | C <sub>L</sub> =2500pF Vcc=18V | 8 | 10 | 15 | ns | | t <sub>ONDLY</sub> | On-time propagation delay | C <sub>L</sub> =2500pF Vcc=18V | 33 | 36 | 40 | ns | | t <sub>OFFDLY</sub> | Off-time propagation delay | C <sub>L</sub> =2500pF Vcc=18V | 31 | 33 | 36 | ns | | t <sub>ENOH</sub> | Enable to output high delay time | IXDD409 Only, Vcc=18V | | | 52 | ns | | t <sub>DOLD</sub> | Disable to output low Disable delay time | IXDD409 Only, Vcc=18V | | | 30 | ns | | V <sub>CC</sub> | Power supply voltage | | 4.5 | 18 | 35 | V | | I <sub>CC</sub> | Power supply current | $V_{IN} = 3.5V$ $V_{IN} = 0V$ $V_{IN} = + V_{CC}$ | | 1<br>0 | 3<br>10<br>10 | mA<br>μA<br>μA | Specifications Subject To Change Without Notice ## **Pin Configurations** ## **Pin Description** | SYMBOL | FUNCTION | DESCRIPTION | |--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC | Supply Voltage | Positive power-supply voltage input. This pin provides power to the entire chip. The range for this voltage is from 4.5V to 35V. | | IN | Input | Input signal-TTL or CMOS compatible. | | EN * | Enable | The system enable pin. This pin, when driven low, disables the chip, forcing high impedance state to the output (IXDD409 Only). | | OUT | Output | Driver Output. For application purposes, this pin is connected, through a resistor, to Gate of a MOSFET/IGBT. | | GND | Ground | The system ground pin. Internally connected to all circuitry, this pin provides ground reference for the entire chip. This pin should be connected to a low noise analog ground plane for optimum performance. | <sup>\*</sup> This pin is used only on the IXDD409, and is N/C on the IXDI409 and IXDN409. **Note 1:** Operating the device beyond parameters with listed "absolute maximum ratings" may cause permanent damage to the device. Typical values indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. The guaranteed specifications apply only for the test conditions listed. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD procedures when handling and assembling this component. Figure 2 - Characteristics Test Diagram ## **Typical Performance Characteristics** Fig. 17 Propagation Delay Times vs. Junction Temperature Fig. 19 Vcc vs. P Channel Peak Output Current CL = 10 nF0 -2 P Channel Peak Output Current (A) -6 -8 -10 -12 -14 5 7.5 10 12.5 15 17.5 20 22.5 25 Vcc (V) Quiescent Supply Current vs. Junction Temperature Vcc=18v Vin=5v@1kHz Fig. 20 Vcc vs. N Channel Peak Output Current CL=10 nF # IXDD409PI / 409SI / 409YI / 409CI IXDI409PI / 409SI / 409YI / 409CI IXDN409PI / 409SI / 409YI / 409CI Fig. 23 High State Output Resistance vs. Supply Voltage Figure 25 - Typical Application Short Circuit di/dt Limit Fig. 24Low State Output Resistance vs. Supply Voltage #### APPLICATIONS INFORMATION #### Short Circuit di/dt Limit A short circuit in a high-power MOSFET module such as the VM0580-02F, (580A, 200V), as shown in Figure 25, can cause the current through the module to flow in excess of 1500A for 10µs or more prior to self-destruction due to thermal runaway. For this reason, some protection circuitry is needed to turn off the MOSFET module. However, if the module is switched off too fast, there is a danger of voltage transients occuring on the drain due to Ldi/dt, (where L represents total inductance in series with drain). If these voltage transients exceed the MOSFET's voltage rating, this can cause an avalanche breakdown. The IXDD409 has the unique capability to softly switch off the high-power MOSFET module, significantly reducing these Ldi/dt transients. Thus, the IXDD409 helps to prevent device destruction from *both* dangers; over-current, and avalanche breakdown due to di/dt induced over-voltage transients. The IXDD409 is designed to not only provide $\pm 9A$ under normal conditions, but also to allow it's output to go into a high impedance state. This permits the IXDD409 output to control a separate weak pull-down circuit during detected overcurrent shutdown conditions to limit and separately control $d_{vgs}/dt$ gate turnoff. This circuit is shown in Figure 26. Referring to Figure 26, the protection circuitry should include a comparator, whose positive input is connected to the source of the VM0580-02. A low pass filter should be added to the input of the comparator to eliminate any glitches in voltage caused by the inductance of the wire connecting the source resistor to ground. (Those glitches might cause false triggering of the comparator). The comparator's output should be connected to a SRFF( $\underline{\underline{S}}$ et $\underline{\underline{R}}$ eset $\underline{\underline{F}}$ lip $\underline{\underline{F}}$ lop). The flip-flop controls both the Enable signal, and the low power MOSFET gate. Please note that CMOS 4000-series devices operate with a $V_{CC}$ range from 3 to 15 VDC, (with 18 VDC being the maximum allowable limit). A low power MOSFET, such as the 2N7000, in series with a resistor, will enable the VMO580-02F gate voltage to drop gradually. The resistor should be chosen so that the RC time constant will be 100us, where "C" is the Miller capacitance of the VMO580-02F. For resuming normal operation, a Reset signal is needed at the SRFF's input to enable the IXDD409 again. This Reset can be generated by connecting a One Shot circuit between the IXDD409 Input signal and the SRFF restart input. The One Shot will create a pulse on the rise of the IXDD409 input, and this pulse will reset the SRFF outputs to normal operation. When a short circuit occurs, the voltage drop across the low-value, current-sensing resistor, (Rs=0.005 Ohm), connected between the MOSFET Source and ground, increases. This triggers the comparator at a preset level. The SRFF drives a low input into the Enable pin disabling the IXDD409 output. The SRFF also turns on the low power MOSFET, (2N7000). In this way, the high-power MOSFET module is softly turned off by the IXDD409, preventing its destruction. Figure 26 - Application Test Diagram ## <u>Supply Bypassing and Grounding Practices,</u> <u>Output Lead inductance</u> When designing a circuit to drive a high speed MOSFET utilizing the IXDD409/IXDI409/IXDN409, it is very important to keep certain design criteria in mind, in order to optimize performance of the driver. Particular attention needs to be paid to **Supply Bypassing**, **Grounding**, and minimizing the **Output Lead Inductance**. Say, for example, we are using the IXDD409 to charge a 5000pF capacitive load from 0 to 25 volts in 25ns... Using the formula: I= $\Delta$ V C / $\Delta$ t, where $\Delta$ V=25V C=5000pF & $\Delta$ t=25ns we can determine that to charge 5000pF to 25 volts in 25ns will take a constant current of 5A. (In reality, the charging current won't be constant, and will peak somewhere around 8A). #### **SUPPLY BYPASSING** In order for our design to turn the load on properly, the IXDD409 must be able to draw this 5A of current from the power supply in the 25ns. This means that there must be very low impedance between the driver and the power supply. The most common method of achieving this low impedance is to bypass the power supply at the driver with a capacitance value that is a magnitude larger than the load capacitance. Usually, this would be achieved by placing two different types of bypassing capacitors, with complementary impedance curves, very close to the driver itself. (These capacitors should be carefully selected, low inductance, low resistance, high-pulse current-service capacitors). Lead lengths may radiate at high frequency due to inductance, so care should be taken to keep the lengths of the leads between these bypass capacitors and the IXDD409 to an absolute minimum. #### **GROUNDING** In order for the design to turn the load off properly, the IXDD409 must be able to drain this 5A of current into an adequate grounding system. There are three paths for returning current that need to be considered: Path #1 is between the IXDD409 and it's load. Path #2 is between the IXDD409 and it's power supply. Path #3 is between the IXDD409 and whatever logic is driving it. All three of these paths should be as low in resistance and inductance as possible, and thus as short as practical. In addition, every effort should be made to keep these three ground paths distinctly separate. Otherwise, (for instance), the returning ground current from the load may develop a voltage that would have a detrimental effect on the logic line driving the IXDD409. ### **OUTPUTLEAD INDUCTANCE** Of equal importance to Supply Bypassing and Grounding are issues related to the Output Lead Inductance. Every effort should be made to keep the leads between the driver and it's load as short and wide as possible. If the driver must be placed farther than 2" from the load, then the output leads should be treated as transmission lines. In this case, a twisted-pair should be considered, and the return line of each twisted pair should be placed as close as possible to the ground pin of the driver, and connect directly to the ground terminal of the load. ## TTL to High Voltage CMOS Level Translation (IXDD409 Only) The enable (EN) input to the IXDD409 is a high voltage CMOS logic level input where the EN input threshold is $1\!\!\!/_2$ $V_{\rm CC}$ , and may not be compatible with 5V CMOS or TTL input levels. The IXDD409 EN input was intentionally designed for enhanced noise immunity with the high voltage CMOS logic levels. In a typical gate driver application, $V_{\rm CC}$ =15V and the EN input threshold at 7.5V, a 5V CMOS logical high input applied to this typical IXDD409 application's EN input will be misinterpreted as a logical low, and may cause undesirable or unexpected results. The note below is for optional adaptation of TTL or 5V CMOS levels. The circuit in Figure 27 alleviates this potential logic level misinterpretation by translating a TTL or 5V CMOS logic input to high voltage CMOS logic levels needed by the IXDD409 EN input. From the figure, $\rm V_{\rm CC}$ is the gate driver power supply, typically set between 8V to 20V, and $\rm V_{\rm DD}$ is the logic power supply, typically between 3.3V to 5.5V. Resistors R1 and R2 form a voltage divider network so that the Q1 base is positioned at the midpoint of the expected TTL logic transition levels. A TTL or 5V CMOS logic low, $V_{\text{TTLLOW}} = \sim <0.8V$ , input applied to the Q1 emitter will drive it on. This causes the level translator output, the Q1 collector output to settle to $V_{\text{CESATQ1}} + V_{\text{TTLLOW}} = <\sim 2V$ , which is sufficiently low to be correctly interpreted as a high voltage CMOS logic low (<1/3 $V_{\text{CC}} = 5V$ for $V_{\text{CC}} = 15V$ given in the IXDD409 data sheet.) A TTL high, V<sub>TTLHIGH</sub>=>~2.4V, or a 5V CMOS high, V<sub>5VCMOSHIGH</sub>=~>3.5V, applied to the EN input of the circuit in Figure 27 will cause Q1 to be biased off. This results in Q1 collector being pulled up by R3 to V<sub>CC</sub>=15V, and provides a high voltage CMOS logic high output. The high voltage CMOS logical EN output applied to the IXDD409 EN input will enable it, allowing the gate driver to fully function as an 8 Amp output driver. The total component cost of the circuit in Figure 27 is less than \$0.10 if purchased in quantities >1K pieces. It is recommended that the physical placement of the level translator circuit be placed close to the source of the TTL or CMOS logic circuits to maximize noise rejection. Figure 27 - TTL to High Voltage CMOS Level Translator ## **Package Outlines** NOTE: Mounting or solder tabs on all packages are connected to ground IXYS Corporation 3540 Bassett St; Santa Clara, CA 95054 Tel: 408-982-0700; Fax: 408-496-0670 www.ixys.com e-mail: sales@ixys.net IXYS Semiconductor GmbH Edisonstrasse15; D-68623; Lampertheim Tel: +49-6206-503-0; Fax: +49-6206-503627 e-mail: marcom@ixys.de