# STV1601A # SERIAL INTERFACE TRANSMISSION ENCODER THIS IC CONTAINS ALL THE CIRCUITS NEEDED FOR CONVERSION FROM PARALLEL DATA, AND PARALLEL CLOCK, INTO SERIAL DATA. APPLICATIONS ARE STRAIGHTFORWARD AS ONLY A FEW EXTERNAL COMPONENTS ARE NEEDED. ### OTHER RELATED IC'S INCLUDE: - STV1602A, A SERIAL TRANSMISSION DE-CODER (WITH A BUILT-IN CABLE EQUAL-IZER AND PARALLEL-TO-SERIAL CONVERSION) - STV1389AQ COAXIAL CABLE DRIVER #### **STRUCTURE** ■ Hybrid IC #### **APPLICATIONS** SERIAL DATA TRANSMISSION ENCODER ■ 100 to 270 Mb/s ### APPLICATIONS EXAMPLES - Serial data transmission of digital television signal 525-625 lines - 4:2:2 component 270Mb/s (10-BIT) - 4\*FSC PAL composite 177Mb/s (10-BIT) - 4\*FSC NTSC composite 143Mb/s (10-BIT) ### **FUNCTIONS** - Parallel-to-serial conversion - Scrambler : Modulo 2 division by $G(x) = (x^9 + x^4 + 1)(x + 1)$ - PLL for serial clock generation - PLL lock detection - Sync word required with the parallel data stream | | 8 bit | 10 bit | |----------|-------|--------| | 1st word | FFH | 3FFH | | 2nd word | 00H | 000H | | 3rd word | 00H | 000H | Sync word conversion (8-bit timing reference signal is internally converted to 10-bit). #### **CODE LIMITATION** The word composing the Sync word listed above shall not appear during data words. This limitation includes 00 and FF in 8-bit use and 000 through 003 and 3FC through 3FF in 10-bit use #### **DESCRIPTION** The STV1601A is a Hybrid IC encoder that converts parallel data into serial data for a serial transmission line. #### **PIN CONNECTIONS** November 1992 1/17 # **PIN DESCRIPTION** | Pin | Symbol | bol Equivalent circuit Description I/C | I/O Stand | | | | | | |-----|--------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|--------------|------|------| | N | 2, | Equivalent on our | Dooriphon | ., 0 | Min. | Тур. | Max. | Unit | | 1 | LST | GND $4k\Omega$ $2k\Omega$ $V_{EE}$ | PLL lock detection. Is High<br>while PLL locked. If<br>unlocked, becomes irregular.<br>At free running (TN1 H)<br>turns Low<br>H<br>L | 0 | -1.0 | | -4.0 | V | | 36 | PCK | GND 600Ω 600Ω 36 Sd3 50 Ytog. | Clock output frequency<br>divided to 1/10 VCO output.<br>Used to check VCO free<br>running frequency<br>H<br>L | 0 | | -0.8<br>-1.6 | | V | | 3 | SX | SND V <sub>CC</sub> 100Ω 100Ω V <sub>CC</sub> 30Ω | Differential Serial Output<br>Input parallel data is<br>converted to serial, then | 0 | | | | | | 4 | SY | V <sub>R3</sub> 115Ω 2kΩ 8d 96 V <sub>EE</sub> | from scrambled NRZ to<br>NRZI data<br>H<br>L | | | -1.6<br>-2.4 | | V | # PIN DESCRIPTION (continued) | Pin | Symbol | Equivalent circuit | Description | I/O | | Stan | dard | | |------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|------|-------------|-------------| | N | Syllibol | Equivalent circuit | · | | Min. | Тур. | Max. | Unit | | 29 | Vcc | 29 1κΩ | Parallel data and clock input<br>buffers power supply. When<br>this pin is connected to +5V,<br>parallel data clock turns to<br>TTL mode. When this pin is<br>connected to GND, parallel<br>data clock turns to ECL<br>mode. | - | | | | | | 6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25 | D9X<br>D9Y<br>D8X<br>D8Y<br>D7X<br>D7Y<br>D6X<br>D6Y<br>D5X<br>D5Y<br>D4X<br>D4Y<br>D3X<br>D3Y<br>D2X<br>D2Y<br>D1X<br>D1Y<br>D0X<br>D0Y | 2kΩ V <sub>EE</sub> Sdago γ 108 <sub>1</sub> | Parallel input ports: LSB: D0X or Y MSB: D9X or Y Signal: DnX Return: DnY For ECL mode, Vcc shalll be 0V H L ForTTL mode, VCC shall be +5V H L | | -1.0<br>2.0 | | -1.6<br>0.8 | V<br>V<br>V | | 28 | RSE | 2kΩ GND 2kΩ 28 70kΩ V <sub>EE</sub> 8d 90 V <sub>EE</sub> | VCO range selection<br>H: high range 140 to 270MHz<br>L: low range 100 to 145MHz<br>H<br>L | ı | -0.4 | | -4.0 | >> | # PIN DESCRIPTION (continued) | Pin | Symbol | Equivalent circuit | Description | | Standard | | | | |-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|----------|------|------|------| | N | Cy111001 | Equivalent on out | Description | 1/0 | Min. | Тур. | Max. | Unit | | 30 | PCX | V <sub>CC</sub> 2kΩ 2kΩ | Parallel clock (PCX) and its return (PCY) For ECL mode, V <sub>CC</sub> = 0 H L | I | -1.0 | | -1.6 | V | | 31 | PCY | V <sub>R3</sub> 2kΩ sq.7cPV 1091 | For TTL mode, V <sub>CC</sub> = +5V<br>H<br>L | | 2.0 | | 0.8 | V | | 2, 5,<br>32 | GND | | GND | | | | | | | 26 | V <sub>EE</sub> | | -5V power supply<br>I/O buffer PLL | | -5.2 | -5.0 | -4.8 | V | | 27 | V <sub>EE</sub> | | -5V power supply<br>Logic part | | -5.2 | -5.0 | -4.8 | V | | 33 | FV | GND V <sub>CC</sub> 0.022μF 0.022μF 1kΩ 33 | VCO free running frequency adjustment: VEE level gives the lowest frequency. To adjust, set TN1 high. | I | | -3.9 | | V | | 34 | TRP | 1kΩ 10kΩ V <sub>9</sub> 0.1μF Sd 38 V <sub>9</sub> V <sub>9</sub> V <sub>9</sub> V <sub>9</sub> Sd 38 V <sub>1</sub> V <sub>2</sub> V <sub>9</sub> | VCO input and phase<br>comparator output should be<br>connected to a parallel clock<br>frequency trap filter to<br>minimize jitter | 0 | | -3.2 | | V | | 35 | TN1 | V <sub>CC</sub> GND 12kΩ V <sub>R3</sub> 4kΩ V <sub>EE</sub> V <sub>V</sub> (Sd = 90 V 109) | Test mode :<br>High : VCO free running<br>condition (input disabled)<br>Low : Normal mode (input<br>enabled) | ı | -1.0 | | -4.5 | V | ### **BLOCK DIAGRAM** # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | | |------------------|-----------------------------|------------------------------------|------|--| | V <sub>EE</sub> | Supply Voltage | -6 | V | | | Vcc | Supply Voltage | +6 | | | | V <sub>IN</sub> | Input Voltage | V <sub>EE</sub> to V <sub>CC</sub> | V | | | Гоит | Output Current | -30 | mA | | | Toper | Operating Temperature | 0 to 65 | °C | | | T <sub>stg</sub> | Storage Temperature | -50 to 125 | °C | | | P <sub>D</sub> | Allowable Power Dissipation | 2.0 | W | | #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Value | Unit | |-------------------|-----------------------|--------------|------| | V <sub>EE</sub> | Supply Voltage | -4.8 to -5.2 | V | | Vcc | Supply Voltage * | 4.8 to 5.2 | V | | T <sub>oper</sub> | Operating Temperature | 0 to 65 | °C | <sup>\*</sup> For TTL input. Voltages are given with respect to GND # **ELECTRICAL CHARACTERISTICS** (V<sub>EE</sub> = -5V, V<sub>CC</sub> = GND/+5V, T<sub>A</sub> = 25°C unless otherwise specified) | Symbol | Parameter | Test Conditions | <b>Test Circuit</b> | Min. | Тур. | Max. | Unit | | |-----------------|------------------|-----------------|---------------------|------|------|------|------|--------| | DC CHARA | ACTERISTICS | | | | | | | 펄 | | I <sub>EE</sub> | Supply Current 1 | | Figure 2 | | 140 | | mΑ | A-06.7 | | Icc | Supply Current 2 | | Figure 2 | | 7 | | mA | 1601/ | # **ELECTRICAL CHARACTERISTICS** (V<sub>EE</sub> = -5V, V<sub>CC</sub> = GND/+5V, T<sub>A</sub> = 25°C unless otherwise specified) | Symbol | Parameter | Test Conditions | Test Circuit | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------|----------------------------------------|--------------|------|------|------|------| | DC CHAR | ACTERISTICS | | | | | • | , | | V <sub>IH</sub> | | V <sub>CC</sub> = GND | | -1.0 | | | V | | V <sub>IL</sub> | Input Voltage | PCX, PCY, DnX, DnY | | | | -1.6 | V | | $V_{IH}$ | input voltago | $V_{CC} = +5V$ | | 2.0 | | | V | | $V_{IL}$ | | PČX, PCY, DnX, DnY | | | | 0.8 | V | | I <sub>IH</sub> | Input Current | PCX, PCY, DnX, DnY | Figure 3 | | | 5 | μΑ | | l <sub>IL</sub> | input Guirent | T CX, T CT, DIIX, DITT | r igule 3 | -1 | | +1 | μΑ | | $V_{IH}$ | | RSE | Figure 7 | -0.4 | | | V | | $V_{IL}$ | Input Voltage | NOL | r iguic r | | | -4.0 | V | | ViH | | TN1 | Figure 6 | -1 | | | V | | $V_{IL}$ | | 1141 | 1 iguio o | | | -4.5 | V | | Voh | | PCK | | | -0.8 | | V | | Vol | | $R_P = 1k\Omega$ | | | -1.6 | | V | | Voh | Output Voltage | LST | Figure 5 | -1.0 | | | V | | Vol | | $I_{OH} = -10\mu A, I_{OL} = +10\mu A$ | 1 19010 0 | | | -4.0 | V | | Voh | | SX, SY | | | -1.6 | | V | | Vol | | $R_P = 220\Omega$ | | | -2.4 | | V | | AC CHARA | ACTERISTICS | | | | | | | | f <sub>MAX1</sub> | VCO Max. Oscillation Frequency 1 | RSE = "H" | Figure 4 | 30.0 | | | MHz | | f <sub>MIN1</sub> | VCO Min. Oscillation Frequency 1 | KSE = H | | | | 14.0 | MHz | | f <sub>MAX2</sub> | VCO Max. Oscillation Frequency 2 | RSE = "L" | | 15.0 | | | MHz | | f <sub>MIN2</sub> | VCO Min. Oscillation Frequency 2 | NOL - L | | | | 10.0 | MHz | | f <sub>HP1</sub> | | f signal = 270MHz | Figure 1 | 27.7 | | | MHz | | $f_{LP1}$ | | RSE = "H" | | | | 25.5 | MHz | | f <sub>HP2</sub> | PLL Pull in Range | f signal = 177MHz | | 18.8 | | | MHz | | $f_{LP2}$ | 3. | RSĒ = "H" | | | | 16.5 | MHz | Tested through PCK: 1/10 of serial clock. Jitter PLL Generator Frequency $f_{HP3}$ f<sub>LP3</sub> f<sub>OP1</sub> $f_{OP2}$ tjit # **SWITCHING CHARACTERISTICS** (V<sub>EE</sub> = -5V, V<sub>CC</sub> = GND/+5V, T<sub>A</sub> = 25°C unless otherwise specified) f signal = 143MHz RSE = "H" f signal = 270MHz RSE = "H" RSE = "H" RSE = "L" 16.5 13.0 27.0 14.5 ±0.25 15.0 14.0 10.0 Figure 8 $\mathsf{MHz}$ MHz MHz MHz MHz nsec | Symbol | Parameter | Test Conditions | <b>Test Circuit</b> | Min. | Тур. | Max. | Unit | |----------------|-----------|-------------------|---------------------|------|------|------|------| | t <sub>r</sub> | Rise Time | PCK | | | 8.0 | | nsec | | t <sub>f</sub> | Fall Time | $R_P = 1k\Omega$ | Figure 10 | | 1.4 | | nsec | | t <sub>r</sub> | Rise Time | SX, SY | r igaic 10 | | 0.7 | | nsec | | t <sub>f</sub> | Fall Time | $R_P = 220\Omega$ | | | 0.7 | | nsec | ### TIMING RELATION OF INPUT CLOCK AND DATA | Symbol | Parameter | Test Conditions | <b>Test Circuit</b> | Min. | Тур. | Max. | Unit | |----------------|-------------|-----------------|---------------------|------------------------|-------------------|------------------------|------| | t <sub>w</sub> | Pulse Width | PCX, PCY | Figure11 | -5 + t <sub>c</sub> /2 | t <sub>c</sub> /2 | +5 + t <sub>c</sub> /2 | nsec | | t <sub>d</sub> | Delay Time | PCX - Dn | riguleri | -5 | | +5 | nsec | Figure 1 : Test Circuit Diagram Example Figure 2 Figure 4 Figure 4 Figure 5 Figure 6 # Figure 7 # Figure 8 Figure 9: tr, tf Definition Figure 10: t<sub>d</sub>, t<sub>W</sub> Definition ### **DESCRIPTION** STV1601A internally generates a 10 times clock frequency locked to the parallel input clock thanks to a built-in PLL and converts input parallel data into Figure 11: Phase Relation between Clock and Data Figure 12: TTL Input Operation serial data. To ease clock extraction at the receiving end, serial data is scrambled. To minimize polarity effect, serial data is then converted to NRZI and output in differential mode. A PLL lock detection circuit only enables the serial output when locked. ### 1. Phase relation between input parallel clock and data The phase relation between the parallel clock and the data is shown in Figure 11. Both clock and data are differential inputs Parallel clock and data are such that the rising edge of PCX should be at the middle of the data. A clock having the same phase as PCX is internally generated in order to latch the data. # 2. TTL input operation Parallel clock and data can be either TTL or ECL inputs. To use as TTL inputs VCC (Pin 29) shall be connected to +5V. A fixed bias of +1.4V shall be applied to PCY and DnY (n = 0 to 9). TTL signals and their parallel clock will be provided through 1kW resistors to each "X" input. These 1kW resistors are effective to minimize the influence of the TTL input signals to the jitter characteristics of the serial output signal. For 8-bit data, unused LSB(s) must be fixed Low. Fixed bias value can be higher, for example, 2.5V in case of CMOS inputs. #### 3. PLL block #### PARALLEL CLOCK INPUT CONTROL PLL, PLL lock detection and the various blocks of the serial output control are shown in Figure 13. When TN1 is connected to GND (set High), the parallel clock input is disabled. The VCO turns to free running conditions and its frequency can be adjusted through FV. This frequency decreases when the resistor value between FV and VEE is reduced. Oscillation frequency monotoring is performed through PCK which delivers a frequency divided by ten. When PLL is locked, PLL and PCX input signal phases are nearly matched. The RC network connected to TN1, temporarily, disables the parallel clock in order to avoid mislocking problems. VCO oscillation frequency range selection is available through RSE; High: from 140 to 270MHz; Low: from 100 to 145MHz. TRP (Pin 34) is the phase comparator output. To minimize jitter, a trap circuit, consisting in a serial tuned circuit at parallel clock frequency can be used. Figure 13: PLL and Serial Output Control Block #### PLL LOCK DETECTION The LST signal is generated by latching the incoming parallel clock by the internal one (which is 1/10 of the VCO frequency). LST is used as a PLL lock detection signal and also controls the serial output. If the parallel clock input is disabled (by means of TN1), LST turns Low and the serial output is disabled as described in the previous section (SX (Pin 3) = High, SY (Pin 4) = Low). If the serial output has to be disabled while no parallel clock input is provided, PCX must be set Low and PCY must be set High. #### 4. Sync word To convert serial data back to parallel, insertion of some timing reference data indicating the parallel data word boundary in the serial data is needed. This, called TRS (Timing Reference Signal) in the digital interface format, consists of the three consecutive words 3FFH, 000H, 000H. ### Conversion to 10-bit TRS from 8-bit (TRS) #### 8-bit parallel data 8-bit parallel data can be converted into 10-bit data by using the 8th bit as the MSB and by setting the 2 LSBs at logical states as shown in Figure 14. Figure 14: 8-bit Parallel Input Data (ECL level) The conversion algorithm detects 2 successive 000H words and sets the two LSBs of the previous word, which is supposed to be FF, according to the standard. Figure 10: Conversion from 8-bit TRS to 10-bit TRS Conversion in the case of more than three successive "000H" words. If more than 3 consecutive words of 000 in D1 standard, or 4 consecutive words of 000 in D2 standard occur at the parallel input (illegal according to the standard), thus no proper operation is possible. ### 5. Scrambling and NRZ to NRZI conversion Figures 16 and 17 show the scrambling circuit, the scrambling polynomial is as follows: $x^9 + x^4 + 1$ . Figure 16: $(x^9 + x^4 + 1)$ Basic Scrambling Circuit Figure 17: (x<sup>9</sup> + x<sup>4</sup> +1) Basic Scrambling Circuit To eliminate signal polarity of scrambled data, conversion from NRZ to NRZI is performed (Figures 18 and 19). Therefore, the polarity for output distribution or receiving is not needed. This allows easy system design. The NRZ to NRZI polynominal is x + 1. # VCO temperature compensation and oscillation frequency adjustment VCO oscillation frequency depends on the temperature as shown in Figures 22 and 23 "Representative characteristics examples". Within the normal range of operation, frequency increases with temperature. FV voltage remains almost constant regardless of temperature. Figure 20 shows an example of a temperature compensation circuit using a diode (transistor with C-B diode short-circuited) and a resistor connected between FV and VEE. Examples of representative characteristics for various temperatures are shown in Figures 22 and 23 concerning oscillation frequency and PLL pull-in range (signal frequency 270, 177 and 143MHz). #### VCO free running frequency adjustment VCO free running frequency adjustment is performed at room temperature. If TN1 is set High, VCO free runs. Wait for 5 to 10 minutes after turning power supply ON (warm up time). While monitoring PCK output (Pin 36) adjust the signal frequency (within $\pm$ 1%) with the variable resistor connected between FV and V<sub>EE</sub>. Figure 19: Relation between NRZ and NRZI Signals Figure 20: VCO Temperature Compensation and Free Running Adjustment ### Jitter trap Since the internally generated serial clock is locked to the incoming parallel clock, there exists periodic jitter components which are generated from the phase comparison process of the PLL. A serial resonant circuit (trap) connected between TRP (Pin 34) and $V_{\text{EE}}$ tuned at the parallel clock frequency reduces effectively the fundamental component of the jitter well below the specification ( $\pm 0.25$ ns). Recommended values of C1 and L1 are given in the following table. ### RECOMMENDED VALUES OF THE TRAP CIRCUIT | | | <b>STANDARD</b> | | |-----------|-----|-----------------|------| | COMPONENT | D1 | D | 2 | | | וט | PAL | NTSC | | C1 (pF) | 150 | 240 | 300 | | L1 (μH) | 0.2 | 0.3 | 0.4 | An important remark in a practical implementation is that TRP node is an input of a very sensitive voltage-frequency converter (VCO) which can be easily disturbed by any pick-up noise. Hence, the trap circuit should be carefully located and be kept as short as possible from the Pin 34 in order to avoid noise problems. Figure 21 : Application Circuit Example ### **EXAMPLE OF REPRESENTATIVE CHARACTERISTICS** **Figure 22 :** VCO Oscillation Frequency versus FV Pin Voltage Figure 24: Pull in Range and Free Run Frequency (270Mb/s) Figure 26: Pull in Range and Free Run Frequency (143Mb/s) **Figure 23 :** VCO Oscillation Frequency versus FV Pin Voltage **Figure 25 :** Pull in Range and Free Run Frequency (177Mb/s) #### PACKAGE MECHANICAL DATA 37 PINS - CERAMIC PGA Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No licence is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. ### © 1994 SGS-THOMSON Microelectronics - All Rights Reserved Purchase of $I^2C$ Components of SGS-THOMSON Microelectronics, conveys a license under the Philips $I^2C$ Patent. Rights to use these components in a $I^2C$ system, is granted provided that the system conforms to the $I^2C$ Standard Specifications as defined by Philips. # SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.