# Plastic Darlington Complementary Silicon Power Transistors ... designed for general-purpose amplifier and low-speed switching applications. • High DC Current Gain — $h_{FE} = 2000 \text{ (Typ)} @ I_C = 2.0 \text{ Adc}$ Collector–Emitter Sustaining Voltage — @ 100 mAdc V<sub>CEO(sus)</sub> = 60 Vdc (Min) — 2N6035, 2N6038 = 80 Vdc (Min) — 2N6036, 2N6039 • Forward Biased Second Breakdown Current Capability $I_{S/b} = 1.5 \text{ Adc } @ 25 \text{ Vdc}$ - Monolithic Construction with Built-In Base-Emitter Resistors to Limit Leakage Multiplication - Space–Saving High Performance–to–Cost Ratio TO–225AA Plastic Package ### **MAXIMUM RATINGS (1)** | Rating | Symbol | 2N6035<br>2N6038 | 2N6036<br>2N6039 | Unit | |----------------------------------------------------------------------|-----------------------------------|------------------|------------------|---------------| | Collector–Emitter Voltage | V <sub>CEO</sub> | 60 | 80 | Vdc | | Collector-Base Voltage | V <sub>CB</sub> | 60 | 80 | Vdc | | Emitter-Base Voltage | $V_{EB}$ | 5.0 | | Vdc | | Collector Current — Continuous<br>Peak | I <sub>C</sub> | 4.0<br>8.0 | | Adc | | Base Current | I <sub>B</sub> | 100 | | mAdc | | Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 40<br>0.32 | | Watts<br>W/°C | | Total Power Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 1.5<br>0.012 | | Watts | | Operating and Storage Junction Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | | °C | ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-----------------------------------------|---------------|------|------| | Thermal Resistance, Junction to Case | θЈС | 3.12 | °C/W | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | 83.3 | °C/W | <sup>(1)</sup> Indicates JEDEC Registered Data. 2N6035 2N6036\* 2N6038 2N6039\* \*ON Semiconductor Preferred Device DARLINGTON 4-AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS 60, 80 VOLTS 40 WATTS Preferred devices are ON Semiconductor recommended choices for future use and best overall value. Figure 1. Power Derating ## **ELECTRICAL CHARACTERISTICS** ( $T_C = 25$ °C unless otherwise noted) | Characteristic | | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------|-------------------|--------------------------|------| | OFF CHARACTERISTICS | | | | 1 | | | Collector–Emitter Sustaining Voltage (I <sub>C</sub> = 100 mAdc, I <sub>B</sub> = 0) | 2N6035, 2N6038<br>2N6036, 2N6039 | V <sub>CEO(sus)</sub> | 60<br>80 | _ | Vdc | | Collector–Cutoff Current $(V_{CE} = 60 \text{ Vdc}, I_B = 0)$ $(V_{CE} = 80 \text{ Vdc}, I_B = 0)$ | 2N6035, 2N6038<br>2N6036, 2N6039 | I <sub>CEO</sub> | | 100<br>100 | μА | | | 2N6035, 2N6038<br>2N6036, 2N6039<br>2N6035, 2N6038<br>2N6036, 2N6039 | I <sub>CEX</sub> | _<br>_<br>_<br>_ | 100<br>100<br>500<br>500 | μА | | Collector–Cutoff Current $(V_{CB} = 60 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 80 \text{ Vdc}, I_E = 0)$ | 2N6035, 2N6038<br>2N6036, 2N6039 | I <sub>CBO</sub> | | 0.5<br>0.5 | mAdc | | Emitter–Cutoff Current (V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0) | | I <sub>EBO</sub> | _ | 2.0 | mAdc | | ON CHARACTERISTICS | | | | | | | DC Current Gain $ \begin{aligned} &(I_C = 0.5 \text{ Adc, V}_{CE} = 3.0 \text{ Vdc}) \\ &(I_C = 2.0 \text{ Adc, V}_{CE} = 3.0 \text{ Vdc}) \\ &(I_C = 4.0 \text{ Adc, V}_{CE} = 3.0 \text{ Vdc}) \end{aligned} $ | | h <sub>FE</sub> | 500<br>750<br>100 | <br>15,000<br> | _ | | Collector–Emitter Saturation Voltage ( $I_C = 2.0$ Adc, $I_B = 8.0$ mAdc) ( $I_C = 4.0$ Adc, $I_B = 40$ mAdc) | | V <sub>CE(sat)</sub> | | 2.0<br>3.0 | Vdc | | Base–Emitter Saturation Voltage (I <sub>C</sub> = 4.0 Adc, I <sub>B</sub> = 40 mAdc) | | V <sub>BE(sat)</sub> | _ | 4.0 | Vdc | | Base–Emitter On Voltage (I <sub>C</sub> = 2.0 Adc, V <sub>CE</sub> = 3.0 Vdc) | | V <sub>BE(on)</sub> | _ | 2.8 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | • | | Small–Signal Current–Gain ( $I_C = 0.75$ Adc, $V_{CE} = 10$ Vdc, $f = 1.0$ | ) MHz) | h <sub>fe</sub> | 25 | _ | _ | | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz) | 2N6035, 2N6036<br>2N6038, 2N6039 | C <sub>ob</sub> | _ | 200<br>100 | pF | <sup>\*</sup>Indicates JEDEC Registered Data. Figure 2. Switching Times Test Circuit Figure 3. Switching Times Figure 4. Thermal Response ### **ACTIVE-REGION SAFE-OPERATING AREA** Figure 6. 2N6038, 2N6039 There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C-V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figures 5 and 6 is based on $T_{J(pk)}=150^{\circ} C$ ; $T_C$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} < 150^{\circ} C$ . $T_{J(pk)}$ may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 8. DC Current Gain Figure 9. Collector Saturation Region Figure 10. "On" Voltages ### **PACKAGE DIMENSIONS** ### TO-225AA **CASE 77-09 ISSUE W** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIMETERS | | | |-----|-----------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.425 | 0.435 | 10.80 | 11.04 | | | В | 0.295 | 0.305 | 7.50 | 7.74 | | | C | 0.095 | 0.105 | 2.42 | 2.66 | | | D | 0.020 | 0.026 | 0.51 | 0.66 | | | F | 0.115 | 0.130 | 2.93 | 3.30 | | | G | 0.094 BSC | | 2.39 BSC | | | | Н | 0.050 | 0.095 | 1.27 | 2.41 | | | J | 0.015 | 0.025 | 0.39 | 0.63 | | | K | 0.575 | 0.655 | 14.61 | 16.63 | | | M | 5° | TYP | 5° TYP | | | | Q | 0.148 | 0.158 | 3.76 | 4.01 | | | R | 0.045 | 0.065 | 1.15 | 1.65 | | | S | 0.025 | 0.035 | 0.64 | 0.88 | | | U | 0.145 | 0.155 | 3.69 | 3.93 | | | ٧ | 0.040 | | 1.02 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** ### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada #### N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com #### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland ### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 1-303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com LABAN, ON Comicon duston, John Contanton I JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.