# CAT28C17A ### **16K-Bit CMOS PARALLEL EEPROM** #### **FEATURES** - Fast Read Access Times: 200 ns - Low Power CMOS Dissipation: - -Active: 25 mA Max. -Standby: 100 μA Max. - **■** Simple Write Operation: - -On-Chip Address and Data Latches -Self-Timed Write Cycle with Auto-Clear - Fast Write Cycle Time: 10ms Max - End of Write Detection: - -DATA Polling - -RDY/BSY Pin - **■** Hardware Write Protection - CMOS and TTL Compatible I/O - 10,000 Program/Erase Cycles - 10 Year Data Retention - Commercial,Industrial and Automotive Temperature Ranges #### **DESCRIPTION** The CAT28C17A is a fast, low power, 5V-only CMOS parallel EEPROM organized as 2K x 8-bits. It requires a simple interface for in-system programming. On-chip address and data latches, self-timed write cycle with auto-clear and V<sub>CC</sub> power up/down write protection eliminate additional timing and protection hardware. DATA Polling and a RDY/BSY pin signal the start and end of the self-timed write cycle. Additionally, the CAT28C17A features hardware write protection. The CAT28C17A is manufactured using Catalyst's advanced CMOS floating gate technology. It is designed to endure 10,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 28-pin DIP and SOIC or 32-pin PLCC packages. #### **BLOCK DIAGRAM** # **PIN CONFIGURATION** # DIP Package (P, L) # SOIC Package (J,W) (K, X) #### PLCC Package (N, G) # **PIN FUNCTIONS** | Pin Name | Function | | | |------------------------------------|---------------------|--|--| | A <sub>0</sub> -A <sub>10</sub> | Address Inputs | | | | I/O <sub>0</sub> –I/O <sub>7</sub> | Data Inputs/Outputs | | | | RDY/BUSY | Ready/BUSY Status | | | | CE | Chip Enable | | | | ŌĒ | Output Enable | | | | WE | Write Enable | | | | Vcc | 5V Supply | | | | V <sub>SS</sub> | Ground | | | | NC | No Connect | | | #### **MODE SELECTION** | Mode | CE | WE | ŌĒ | I/O | Power | |----------------------------|-----------------|----|----|------------------|---------| | Read | L | Н | L | D <sub>OUT</sub> | ACTIVE | | Byte Write (WE Controlled) | (WE Controlled) | | Н | D <sub>IN</sub> | ACTIVE | | Byte Write (CE Controlled) | | L | Н | D <sub>IN</sub> | ACTIVE | | Standby, and Write Inhibit | Н | X | Х | High-Z | STANDBY | | Read and Write Inhibit | Х | Н | Н | High-Z | ACTIVE | # **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Test | Max. | Units | Conditions | |---------------------------------|--------------------------------------------------|------|-------|-----------------------| | C <sub>I/O</sub> <sup>(1)</sup> | Input/Output Capacitance | 10 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> <sup>(1)</sup> | C <sub>IN</sub> <sup>(1)</sup> Input Capacitance | | pF | V <sub>IN</sub> = 0V | #### Note: <sup>(1)</sup> This parameter is tested initially and after a design or process change that affects the parameter. # **ABSOLUTE MAXIMUM RATINGS\*** # #### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. #### **RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Min. | Max. | Units | Test Method | |------------------------------------|--------------------|--------|------|-------------|-------------------------------| | N <sub>END</sub> <sup>(1)</sup> | Endurance | 10,000 | | Cycles/Byte | MIL-STD-883, Test Method 1033 | | T <sub>DR</sub> <sup>(1)</sup> | Data Retention | 10 | | Years | MIL-STD-883, Test Method 1008 | | V <sub>ZAP</sub> <sup>(1)</sup> | ESD Susceptibility | 2000 | | Volts | MIL-STD-883, Test Method 3015 | | I <sub>LTH</sub> <sup>(1)(4)</sup> | Latch-Up | 100 | | mA | JEDEC Standard 17 | #### D.C. OPERATING CHARACTERISTICS $V_{CC} = 5V \pm 10\%$ , unless otherwise specified. | | | Limits | | | | | |---------------------------------|-------------------------------------------|----------------|--|----------------------|-----------------|-----------------------------------------------------------------------------------------| | Symbol | Parameter | Min. Typ. Max. | | Units | Test Conditions | | | Icc | V <sub>CC</sub> Current (Operating, TTL) | | | 35 | mA | $\overline{CE} = \overline{OE} = V_{IL},$<br>f = 1/t <sub>RC</sub> min, All I/O's Open | | I <sub>CCC</sub> <sup>(5)</sup> | V <sub>CC</sub> Current (Operating, CMOS) | | | 25 | mA | $\overline{CE} = \overline{OE} = V_{ILC},$<br>f = 1/t <sub>RC</sub> min, All I/O's Open | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby, TTL) | | | 1 | mA | CE = V <sub>IH</sub> , All I/O's Open | | I <sub>SBC</sub> <sup>(6)</sup> | V <sub>CC</sub> Current (Standby, CMOS) | | | 100 | μА | CE = V <sub>IHC</sub> ,<br>All I/O's Open | | ILI | Input Leakage Current | -10 | | 10 | μΑ | V <sub>IN</sub> = GND to V <sub>CC</sub> | | I <sub>LO</sub> | Output Leakage Current | -10 | | 10 | μА | $V_{OUT} = GND \text{ to } V_{CC},$ $\overline{CE} = V_{IH}$ | | V <sub>IH</sub> <sup>(6)</sup> | High Level Input Voltage | 2 | | V <sub>CC</sub> +0.3 | V | | | V <sub>IL</sub> (5) | Low Level Input Voltage | -0.3 | | 0.8 | V | | | V <sub>OH</sub> | High Level Output Voltage | 2.4 | | | V | I <sub>OH</sub> = -400μA | | V <sub>OL</sub> | Low Level Output Voltage | | | 0.4 | V | I <sub>OL</sub> = 2.1mA | | V <sub>WI</sub> | Write Inhibit Voltage | 3.0 | | | V | | #### Note: - (1) This parameter is tested initially and after a design or process change that affects the parameter. - (2) The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> +2.0V for periods of less than 20 ns. 3 - (3) Output shorted for no more than one second. No more than one output shorted at a time. - (4) Latch-up protection is provided for stresses up to 100mA on address and data pins from -1V to $V_{CC} + 1V$ . - (5) $V_{ILC} = -0.3V$ to +0.3V. - (6) $V_{IHC} = V_{CC} 0.3V$ to $V_{CC} + 0.3V$ . # A.C. CHARACTERISTICS, Read Cycle $V_{CC} = 5V \pm 10\%$ , unless otherwise specified. | | | 28C17A-20 | | | |--------------------------------|---------------------------------|-----------|------|-------| | Symbol | Parameter | | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 200 | | ns | | t <sub>CE</sub> | CE Access Time | | 200 | ns | | t <sub>AA</sub> | Address Access Time | | 200 | ns | | toE | OE Access Time | | 80 | ns | | t <sub>LZ</sub> <sup>(1)</sup> | CE Low to Active Output | 0 | | ns | | t <sub>OLZ</sub> (1) | OE Low to Active Output | 0 | | ns | | t <sub>HZ</sub> (1)(2) | CE High to High-Z Output | | 55 | ns | | t <sub>OHZ</sub> (1)(2) | OE High to High-Z Output | | 55 | ns | | t <sub>OH</sub> <sup>(1)</sup> | Output Hold from Address Change | 0 | | ns | Figure 1. A.C. Testing Input/Output Waveform(3) Figure 2. A.C. Testing Load Circuit (example) CI INCLUDES JIG CAPACITANCE ### Note: - (1) This parameter is tested initially and after a design or process change that affects the parameter. - (2) Output floating (High-Z) is defined as the state when the external data line is no longer driven by the output buffer. - (3) Input rise and fall times (10% and 90%) < 10 ns. # A.C. CHARACTERISTICS, Write Cycle $V_{CC}$ = 5V $\pm 10\%,$ unless otherwise specified. | | | 28C1 | 7A-20 | | |--------------------------------|-------------------------------------|-------|-------|-------| | Symbol | Parameter | Min. | Max. | Units | | t <sub>WC</sub> | Write Cycle Time | | 10 | ms | | t <sub>AS</sub> | Address Setup Time | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 100 | | ns | | tcs | CE Setup Time | 0 | | ns | | t <sub>CH</sub> | CE Hold Time 0 | | ns | | | t <sub>CW</sub> <sup>(2)</sup> | CE Pulse Time | 150 | | ns | | toes | OE Setup Time | | ns | | | toeh | OE Hold Time | 15 | | ns | | twP <sup>(2)</sup> | WE Pulse Width | 150 | | ns | | t <sub>DS</sub> | Data Setup Time | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 10 ns | | | | t <sub>DL</sub> | Data Latch Time | 50 ns | | ns | | t <sub>INIT</sub> (1) | Write Inhibit Period After Power-up | 5 | 20 | ms | | t <sub>DB</sub> | Time to Device Busy | 80 ns | | ns | # Note: This parameter is tested initially and after a design or process change that affects the parameter. A write pulse of less than 20ns duration will not initiate a write cycle. # **DEVICE OPERATION** #### Read Data stored in the CAT28C17A is transferred to the data bus when $\overline{WE}$ is held high, and both $\overline{OE}$ and $\overline{CE}$ are held low. The data bus is set to a high impedance state when either $\overline{CE}$ or $\overline{OE}$ goes high. This 2-line control architecture can be used to eliminate bus contention in a system environment. # Ready/BUSY (RDY/BUSY) The RDY/BUSY pin is an open drain output which indicates device status during programming. It is pulled low during the write cycle and released at the end of programming. Several devices may be OR-tied to the same RDY/BUSY line. Figure 3. Read Cycle #### **Byte Write** A write cycle is executed when both $\overline{CE}$ and $\overline{WE}$ are low, and $\overline{OE}$ is high. Write cycles can be initiated using either $\overline{WE}$ or $\overline{CE}$ , with the address input being latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurs last. Data, conversely, is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurs first. Once initiated, a byte write cycle automatically erases the addressed byte and the new data is written within 10 ms. # **DATA** Polling $\overline{\text{DATA}}$ polling is provided to indicate the completion of a byte write cycle. Once a byte write cycle is initiated, attempting to read the last byte written will output the complement of that data on I/O<sub>7</sub> (I/O<sub>0</sub>–I/O<sub>6</sub> are indeterminate) until the programming cycle is complete. Upon completion of the self-timed byte write cycle, all I/O's will output true data during a read cycle. Figure 6. DATA Polling 7 # **CAT28C17A** # HARDWARE DATA PROTECTION The following is a list of hardware data protection features that are incorporated into the CAT28C17A. - (1) $V_{CC}$ sense provides for write protection when $V_{CC}$ falls below 3.0V min. - (2) A power on delay mechanism, t<sub>INIT</sub> (see AC charac- - teristics), provides a 5 to 20 ms delay before a write sequence, after $V_{\text{CC}}$ has reached 3.0V min. - (3) Write inhibit is activated by holding any one of $\overline{OE}$ low, $\overline{CE}$ high or $\overline{WE}$ high. - (4) Noise pulses of less than 20 ns on the WE or CE inputs will not result in a write cycle. # **ORDERING INFORMATION** \* -40°C to +125°C is available upon request #### Notes (1) The device used in the above example is a CAT28C17ANI-20T (PLCC, Industrial temperature, 200 ns Access Time, Tape & Reel). 9 #### **REVISION HISTORY** | Date | Revision | Comments | | |-----------|----------|-----------------------------------|--| | 3/29/2004 | А | Added Green packages in all areas | | | 04/19/04 | В | Delete data sheet designation | | | | | Update Block Diagram | | | | | Update Ordering Information | | | | | Update Revision History | | | | | Update Rev Number | | #### Copyrights, Trademarks and Patents Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: DPP TM AE2 TM Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company's corporate office at 408.542.1000. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: 408.542.1000 Fax: 408.542.1200 www.catsemi.com Issue date: 04/19/04 1075 В Publication #: Revison: