8-bit OTP MCU V1.0 (2010-4-6) Shanghai Belling Co., Ltd. # 1. General Description BL35P02 is a single-chip 8-bit micro-controller. This device integrates a HC05 8-bit CPU core, RAM, ROM, timer, programmable input/output pins and carrier synthesizer. When in standby status, system will stop oscillator and remain low power consumption. The BL35P02 is suitable for infrared remote control transmitter application. #### 2. Features - 8-bit CISC core (compatible with Motorola HC05) - 14 CMOS Bi-directional I/O pins and 1 CMOS input pin - One 8-bit timer - 9 keyboard interruption - One infrared remote output, 8 kinds of carrier wave selected (1/3 duty) - Crystal/Ceramic oscillator(325K-8MHz) - Low power (Standby current less than 1uA@3V) - 32\*8 bits RAM (including stack) - 2K\*8 bits OTP ROM - OTP data encrypted - Operation Voltage: 2.0-5.5V - Package: SOP20(300mi1)/SSOP20(200mi1)/SOP16(150mi1) # 3. Pin Configuration | Name | In/Out | Description | |---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | OSCI | INPUT | The OSCI and OSCO pins are the connections for the on-chip | | osco | OUTPUT | oscillator | | GND | SOURCE | Ground | | VDD | SOURCE | Power | | IROUT | OUTPUT | Infrared remote output | | VPP/PB0 | INPUT | High voltage power supply as OTP programming; normal input, keyboard interrupt input port | | PB2-PB7 | I/O | Bit-programmable I/O port for Schmitt trigger input or push-pull output. Pull-up resistors are assignable by software. | | PAO-PA7 | I/O | Bit-programmable I/O port for Schmitt trigger input or push-pull output. Pull-up resistors are assignable by software. Keyboard interrupt input port | # 4. Block Diagram # 5. Electrical Characteristics # 5.1 Absolute Maximum Ratings | Parameter | Symbo1 | Value | Unit | |-------------------------------|--------|-----------------|---------------| | Operating Voltage | Vdd | -0.3~6.5 | V | | Input Voltage | VIN | Vss-0.3~Vdd+0.3 | V | | Operating Ambient Temperature | TA | -20 ~ 85 | ${\mathbb C}$ | | Storage Temerature | Tstg | -65~150 | ${\mathbb C}$ | ### 5.2 DC Electrical Characteristics (VDD=3.0V, GND=0V, T=25°C, unless otherwise specified) | Parameter | Symbol | PIN | Condition | Min. | Typ. | Max. | Unit | |---------------------------------|-------------------|-----------------------------|-----------------------|--------|------|--------|------| | Operating Voltage | VDD | | | 2.0 | 3.0 | 5.5 | V | | Output High Voltage | $I_{\mathrm{oh}}$ | PA7~PA0<br>PB7~PB2<br>IROUT | V <sub>oh</sub> =2.7V | 3 | 5 | | mA | | Output Low Voltage Sink current | I <sub>ol1</sub> | PA7~PA0<br>PB7~PB2 | 77 - 0 277 | 10 | 14 | | mA | | | I <sub>ol2</sub> | IROUT | $V_{ol} = 0.3V$ | 20 | 22 | | mA | | Input High Voltage | $V_{ih}$ | PA7~PA0<br>PB7~PB2<br>PB0 | | 0.7Vdd | | Vdd | V | | Input Low Voltage | V <sub>il</sub> | PA7~PA0<br>PB7~PB2<br>PB0 | | 0 | | 0.2Vdd | V | | LVR Voltage | $V_{LVR}$ | | 0-40℃ | 1.15 | 1.40 | 1.65 | V | | STOP Current | $I_{st}$ | VDD | STOP Mode | | 0.1 | 1 | uA | | Pull-up resistor | R <sub>p</sub> | PA7~PA0<br>PB7~PB2 | | 10 | 25 | 50 | Kohm | # 5.3 AC Electrical Characteristics (VDD=3.0V, GND=0V, T=25 $^{\circ}\text{C}$ ) | Parameter | Symbo1 | Min. | Typ. | Max. | Unit | |-----------------------|------------------|------|------|------|------| | Oscillator Frequency | F <sub>osc</sub> | 325K | | 8M | Hz | | Oscillator Start time | $T_{oxov}$ | | | 20 | ms | ### 6. Function Description #### 6.1 Instructions See Section 7 for details on the instructions. #### 6.2 Address Spaces \$0000-\$000F: Control registers \$0010-\$00DF: Reserved \$00E0-\$00FF: RAM \$0100-\$17FF: Reserved \$1800-\$1FFF: OTP ROM #### 6.3 Crystal Oscillator #### 6.3.1 High frequency Oscillator Simplified external crystal/ceramic oscillator circuits are shown in Figure 6.3.1.1. An external crystal or ceramic oscillation source provides 355KHz~8MHz. The load capacitor Cx which values used in the oscillator circuit design should include all stray capacitance is necessary, but frequency is more than 3.5MHz, Cx can be removed. The crystal and components should be mounted as close as possible to the pins for start-up stabilization and to minimize output distortion. | Frequency | Value of Cx | |-----------|-------------| | 8MHz | 0/15p | | 4MHz | 0/15p/30p | | 3.64MHz | 0/15p/30p | Oscillator Figure 6.3.1.1 #### 6.3.2 455KHz Oscillator Using 455KHz crystal/ceramic oscillation is shown Figure 6.3.2.1, generally OSCI/OSCO must be connected external 200pF capacitor. Otherwise OSCO can be connected $2K\Omega$ to $5K\Omega$ resistor that can be used by carbon film resistor. Figure 6.3.2.1 #### 6.4 I/O Ports The MCU provides 14 Bi-directional I/O pins (PA7-PA0, PB7-PB2) and 1 input pin (PB0). The individual bits in these ports are programmable as either inputs or outputs under software control by the Data Direction Registers (DDRx). All port pins each has an associated 25K $\Omega$ pull-up resistor, which can be connected/disconnected under software control. Each Port pin is controlled by the corresponding bits in a Data Direction Register and a Data Register as shown in Figure 6.4.1, Figure 6.4.1 The functions of the I/O pins are summarized as follows: | Read/Write | DDRx | Function | |------------|------|------------------------------------------------------------------| | | | The I/O pins is in input mode. Data is written into the output | | Write | 0 | data latch | | | | Data is written into the output data latch and output to the | | Write | 1 | I/O pin. | | Read | 0 | The state of the I/O pin is read. | | Read | 1 | The I/O pin is in an output mode. The output data latch is read. | Port A is configured for use as keyboard interrupts when the KBIE bit is set in the Miscellaneous Control Register (MCR). Individual keyboard interrupt port pins are also maskable by setting corresponding bits in the Keyboard Interrupt Mask Register (KBIM). When the KBEx bit is set, the corresponding Port A pin will the configured as an input pin, regardless of the DDR setting, and a $25 \text{K}\,\Omega$ pull-up resistor is connected to the pin. See Section 6.7.1 for details on the keyboard interrupts. When Port B is used input port, it has an associated 25K $\Omega$ pull-up resistor, which can be connected/disconnected under software control. As Port B is used output port, it has not an associated 25 K $\Omega$ pull-up resistor. PB2's pull-up resistor is controlled by PBP2 of MCR, PB3's pull-up resistor is controlled by PBP3 of MCR. PB4~PB7's pull-up resistors are controlled by PBP of MCR. When OTP is programming, PB0 is used high voltage input, normally it is used input port that has no pull-up resistor, and configured for use as a keyboard interrupt when the KBEB0 is set in DDRB. See Section 6.7.1 for details on the keyboard interrupts. #### 6.5 Timer The BL35P02 timer block diagram is shown in Figure 6.5.1. The timer contains a single 8-bit software programmable count-down counter with a 7-bit software selectable prescaler. The counter may be preset under software control and decrements towards zero. When the counter decrements to zero, the timer interrupt flag (TIF bit in Timer Control Register, TCR) is set. Once timer interrupt flag is set, an interrupt is generated to the CPU only if the TIM bit in the TCR and 1-bit in the CCR are cleared. When an interrupt is recognized, after completion of the current instruction, the processor proceeds to store the appropriate registers on the stack and then fetches the timer interrupt vector from locations \$1FF6 and \$1FF7. See Section 6.7.2 for details on the timer interrupts. The counter may be read at any time by the processor without disturbing the count. The contents of the counter become stable prior to the read portion of a cycle and do not change during the read. The timer interrupt flag remains set until cleared by the software. If a write occurs before the timer interrupt is served, the interrupt is lost. The timer interrupt flag may also be sued as a scanned status bit in a non-interrupt mode of operation. The prescaler is a 7-bit divider which is used to extend the maximum length of the timer. Bit 0,1,2(PR0,PR1,PR2) of TCR are programmed to choose the appropriate prescaler output which is used as the 8-bit counter clock input. The processor cannot write into or read from the prescaler; however, its contents can be cleared to all zeros by writing to the PRER bit in the TCR. This will allow for truncation-free counting. Figure 6.5.1 #### 6.6 Remote Control Carrier Synthesizer The device has a built carrier synthesizer for infrared or RF remote control circuits. The carrier's duty is 1/3. The carrier synthesizer can be programmed in several different prescaler ratios by setting FC[2:0] of OTP's OPTION BIT. IROUT of the remote control carrier synthesizer output is shown in Figure 6.6.1. TEL: 86-21-64850700 WEB: <u>www.belling.com.cn</u> Page 7 of 27 Figure 6.6.1 FCAE and OUTC of MCR are programmed to control the carrier has remote code or not. Either FCAE or OUTC is clear, the carrier prescaler will be reset to make the first remote code with the carrier full. The waves of IROUT, FCAE and OUTC are shown as follows: The carrier of IROUT is based on the system clock that is half of oscillator frequency. It is programmed in eight different prescaler ratios by setting FC[2:0] of OTP's OPTION that is shown as follows: | FC[2:0] | Prescaler Divide Ratio | Oscillator | The Carrier Frequency | |---------|------------------------|------------|-----------------------| | FC[2:0] | of System Clock | Frequency | of IROUT | | 000 | 6 | 445KHz | 37.91K | | 001 | 36 | 4MHz | 55.56K | | 010 | 50 | 4MHz | 40.00K | | 011 | 53 | 4MHz | 37.74K | | 100 | 56 | 4MHz | 35.71K | | 101 | 61 | 4MHz | 32.78K | | 110 | 64 | 4MHz | 31.25K | | 111 | 74 | 4MHz | 27.03K | #### 6.7 Interrupts The BL35P02 MCU can be interrupted by different sources including two maskable hardware interrupts Keyboard interrupt (KBI) and Timer Overflow interrupt (TMI) and one non-maskable software interrupt Software interrupt(SWI). If the interrupt mask bit (I-bit) in the Condition Code Register (CCR) is set, all maskable interrupts are disabled. Clearing the I-bit enables interrupts. The software interrupt (SWI) is an executable instruction and a non-maskable interrupt: it is execute regardless of the state of the I-bit in the CCR. If the I-bit is zero (interrupt enabled), SWI is executed after interrupts that were pending when the SWI was fetched, but before interrupts generated after the SWI was fetched. The SWI interrupt service routine address is specified by the contents of locations \$1FFC and \$1FFD #### 6.7.1 Keyboard Interrupt (KBI) Keyboard interrupt function is associated with Port A pins and PB0 pin. The keyboard interrupt function is enabled by setting the keyboard interrupt enable bit KBIE (bit 7 of MCR at \$0C) and the individual enable bits KBE0-KBE7 (bits 0-7 KBIM at \$0B) and KBEB0 (bit 0 of DDRB). When the KBEx bit is set, the corresponding Port A pin will be configure as an input pin, regardless of the DDR setting, and a $25k\Omega$ pull-up resistor is connected to the pin, as shown in Figure 6.7.1.1. When a high to low transition is sensed on the pin, a keyboard interrupt will be generated. An interrupt to the CPU will be generated if the I-bi in the CCR is cleared. The keyboard interrupt flag should be cleared in the interrupt service routine (by writing a "1" to KBIC bit in the MCR at \$0C) after the key is debounced. Deboncing will avoid spurious false triggering. The keyboard interrupt is negative-edge sensitive only, and the interrupt service routine is specified by the contents in \$1FF4-\$1FF5. Notice: PB0 has on pull-up resistor Figure 6.7.1.1 #### 6.7.2 Timer Interrupt The timer interrupt is generated by the 8-bit timer when a timer overflow has occurred. The interrupt enable and flag for the timer interrupt are located in the Timer Control Register (TCR). - (1) Timer Interrupt Mask (TIM). When TIM is equal to "1", Timer interrupt is disabled. When TIM is equal to "0", Timer interrupt is enabled. - (2) Timer Interrupt Flag (TIF). When TIF is equal to "1", A timer interrupt (timer overflow) has occurred. When TIF is equal to "0", A timer interrupt (timer overflow) has not occurred. The I-bit in the CCR must be cleared in order for the timer interrupt to be processed. The interrupt will vector to the interrupt service routine at the address specified by the contents in \$1FF6-\$1FF7. ### 6.7.3 Interrupts Process Interrupts cause the processor to save the register contents on the stack and to set the interrupt mask (I-bit) to prevent additional interrupts. The RTI instruction causes the register contents to be recovered from the stack and normal processing to resume. Unlike reset, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete. The current instruction is the on already fetched and being operated on. When the current instruction is complete, the processor checks all pending hardware interrupts. If interrupts are not masked (CCR I-bit clear) the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. The relative priority of all the possible sources is shown WEB: www.belling.com.cn as follows: | Interrupt | Vector Address | Priority | |-----------|----------------|----------| | KBI | \$1FF4:\$1FF5 | Lowest | | TMI | \$1FF6:\$1FF7 | | | SWI | \$1FFC:\$1FFD | | | RESET | \$1FFE:\$1FFF | Highest | #### 6.8 Low Power Modes The BL35p02 has two low-power modes. The WAIT and STOP instructions provide two modes that reduce the power required for the MCU by stopping various internal clocks and/or the on-chip oscillator. #### 6.8.1 STOP Mode Execution of the STOP instruction places the MCU in its power consumption mode. In the STOP mode the internal oscillator is turned off, halting all internal processing. When the CPU enters STOP mode the I-bit in the CCR is cleared automatically, All other registers and memory contents remain unaltered. All input/output lines remain unchanged. The MCU can be brought out of the STOP mode only by a KBI interrupt or an externally generated reset. When exiting the STOP mode the internal oscillator will resume after a pre-defined number of internal processor clock cycles, due to oscillator stabilization. In STOP mode the current of BL35P02 is less than 1uA. #### 6.8.2 WAIT Mode The WAIT instruction places the MCU in a low-power mode, but consumes more power than the STOP mode, In the WAIT mode the internal processor clock is halted, suspending all processor and internal bus activities. Other Internal clocks remain active, permitting interrupts to be generated from the Timer. The Timer may be used to generate a periodic exit from the WAIT mode or in conjunction with the external Timer pin, on the occurrence of external events. Execution of the WAIT instruction automatically clears the I-bit in the CCR, so that the KBI interrupt, Timer interrupt or externally generated reset can "wake" the MCU. All other registers, memory, and input/output lines remain in their previous states. In WAIT mode the current of BL35P02 is less than 100uA @3V. #### 6.9 Control Registers Summary A summary of all Control Registers is shown as follows: | Register Name | Address | R/W | State on reset | |---------------|---------|-----|----------------| | PA | \$00 | R/W | 0000 0000 | | PB | \$01 | R/W | 0000 00-0 | | DDRA | \$04 | R/W | 0000 0000 | | DDRB | \$05 | R/W | 0000 00-0 | | TDR | \$08 | R/W | uuuu uuuu | | TCR | \$09 | R/W | 01 0100 | | KBIM | \$0B | R/W | 0000 0000 | | MCR | \$0C | R/W | 00-0 0000 | |-----|------|-----|-----------| |-----|------|-----|-----------| Notice: -: is undefined: u: is unaffected. #### PA (\$00): Port A Data Registers .7-.0 PA[7:0] When a Port A pin is programmed as an output the state of the corresponding data register bit determines the state of the output pin. When a Port A pin is programmed as an input, a read of the Port A Data Register will return the logic state of the corresponding Port A pin. # DDRA(\$04): Port A Data Direction Registers .7-.0 DDRA[7:0] Port A pin may be programmed as an input or output by clearing or setting the corresponding bit int DDRA. 0 (clear) - Port A pin is used as an input 1 (set) - Port A pin is used as output #### PB (\$02): Port B Data Registers .7-.2,.0 PB[7:2,0] When a Port B pin is programmed as an output the state of the corresponding data register bit determines the state of the output pin. When a Port B pin is programmed as an input, a read of the Port B Data Register will return the logic state of the corresponding Port B pin. #### DDRB(\$05): Port B Data Direction Registers .7-.2 DDRB[7:2] Port B pin may be programmed as an input or output by clearing or setting the corresponding bit int DDRA. 0 (clear) - Port A pin is used as an input 1 (set) - Port A pin is used as output .0 KBEB0 - PB0 Keyboard Interrupt Enable KBEB0 is a keyboard Interrupt Enable bit of PB0 pin. 0 (clear) – Keyboard interrupt of PB0 pin disabled. 1 (set) - Keyboard interrupt of PB0 pin enabled. PB0 has no pull-up resistor. #### TDR(\$08): Timer Data Register The TDR is a read/write register which contains the current value of the 8-bit count-down timer counter when read. Reading this register does not disturb the counter operation. #### TCR(\$09): Timer Control Register .7 TIF - Timer Interrupt Flag 0 (clear) – The timer has not reached a count of zero. 1 (set) - The timer has reached a count of zero. The timer interrupt flag is set when the 8-bit counter decrements to zero. This bit is cleared on reset, or by writing a "0" to the TIF bit. .6 TIM - Timer Interrupt Mask 0 (clear) – Timer interrupt request to the CPU is not masked (enable). 1 (set) – Timer interrupt request to the CUP is masked (disable). A reset sets this bit to one; it must then be cleared by software to enable the timer interrupt to the CPU. This timer interrupt mask only masks timer interrupt request to the CPU, and does not affect counting of the 8-bit counter or the setting of TIF. #### .3 PRER - PREscaler Reset Writing a "1" to this write-only bit will reset the prescaler to zero, which is necessary for any new counts set by writing to the Timer Data Register. This bit always reads as zero, and is not affected by reset. #### .2-.0 PR[2:0] These three bits enable the program to select the division ratio of the prescaler. On reset, these three bits are set to "100", which corresponds to a division ratio of 16. | PR2 | PR1 | PR0 | Divide Ration | |-----|-----|-----|---------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 4 | | 0 | 1 | 1 | 8 | | 1 | 0 | 0 | 16 | | 1 | 0 | 1 | 32 | | 1 | 1 | 0 | 64 | | 1 | 1 | 1 | 128 | # KBIM(\$0B): Keyboard Interrupt Mask Register .7-.0 KBE[7:0] The Keyboard Interrupt Mask Register (KBIM) masks individual keyboard interrupt pins and setting of the internal pull-up resistors on Port A. KBEi-PAi Keyboard Interrupt Enable 0 (clear) - Keyboard interrupt for PAi pin is masked. Any transitions on PAi will not set any flags. 1 (set) – Keyboard interrupt enabled for PAi. A 25K $\Omega$ internal pull-up resistor is connected. High to low transition on PAi will cause a keyboard interrupt. #### MCR(\$0C): Miscellaneous Control Register .7 KBIE - Keyboard Interrupt Enable 0 (clear) - Keyboard interrupts master disabled. 1 (set ) – keyboard interrupts master enabled. On reset, KBIE bit is clear to "0". KBIE and KBEi control the master enable for the keyboard interrupts. .6 KBIC - KeyBoard Interrupt Clear 0 (clear) – Writing a "0" has no effect. 1 (set) – writing a "1" clears the keyboard interrupt latch. On reset, KBIC bit is clear to "0". This is a write-only bit and always read as "0". - .5 reserved - .4 PBP PB7:PB4 Pull-up 0 (clear) - No pull-up resistor is connected to the inputs of PB7-PB4. 1 (set) – The internal 25K $\Omega$ pull-up resistors are connected to the inputs of PB7-PB4 .3 PBP3 - PB3 Pull-up - 0 (clear) No pull-up resistor is connected to the inputs of PB3. - 1 (set) The internal 25K $\Omega$ pull-up resistor is connected to the inputs of PB3 - .2 PBP2 PB2 Pull-up - 0 (clear) No pull-up resistor is connected to the inputs of PB2. - 1 (set) The internal 25K $\Omega$ pull-up resistor is connected to the inputs of PB2 - .1 OUTC - 0 (clear) IROUT output logic 0 - 1 (clear) IROUT output logic 1 - .0 FCAE - 0 (clear) IROUT output without carrier - 1 (set) IROUT output with carrier #### 6.10 OPTION BIT OPTION BIT (OPBIT) is a special Byte in OTP ROM and used to config some initial functions for the device. OPBIT is set when OTP is programming. - .7 ENCR - 0: OTP read protection - 1: OTP can be read - .6-.3 Reserved - .2-.0 FC[2:0] | FC[2:0] | Carrier Divide Ratio | Carrier Frequency @ Oscillator frequency | |---------|----------------------|------------------------------------------| | 000 | Fsys/6 | 38KHz@455KHz OSC | | 001 | Fsys/36 | 56KHz@4MHz OSC | | 010 | Fsys/50 | 40KHz@4MHz OSC | | 011 | Fsys/53 | 38KHz@4MHz OSC | | 100 | Fsys/56 | 36KHz@4MHz OSC | | 101 | Fsys/61 | 33KHz@4MHz OSC | | 110 | Fsys/64 | 31.5KHz@4MHz OSC | | 111 | Fsys/74 | 27KHz@4MHz OSC | #### 7. Instruction Set ### 7.1 Addressing Modes The addressing modes define the manner in which an instruction is to obtain the data required for its execution. There are 8 modes: - 1) Inherent - 2) Immediate - 3) Direct - 4) Extended - 5) Indexed, no offset - 6) Indexed, 8-bit offset - 7) Indexed, 16-bit offset - 8) Relative #### 7.1.1 Inherent Addressing Mode In inherent addressing mode, all information required for the operation is already inherently known to the CPU, and no external operand from memory or from the program is needed. The operands, if any, are only the index register and accumulator, and are always 1-byte instructions. #### 7.1.2 Immediate Addressing Mode In the immediate addressing mode, the operand is contained in the byte immediately following the opcode. This mode is used to hold a value or constant which is known at the time the program is written and which is not changed during program execution. These are 2-byte instructions, one for the opcode and one for the immediate data byte. #### 7.1.3 Direct Addressing Mode The direct addressing mode is similar to the extended addressing mode except the upper byte of the operand address is assumed to be \$00. Thus, only the lower byte of the operand address needs to be included in the instruction. Direct addressing allows you to efficiently address the lowest 256 bytes in memory. This area of memory is called the direct page and includes on-chip RAM and I/O registers. Direct addressing is efficient in both memory and time. Direct addressing mode instructions are usually two bytes, one for the opcode and one for the low-order byte of the operand address. #### 7.1.4 Extended Addressing Mode In the extended addressing mode, the address of the operand is contained in the two bytes following the opcode. Extended addressing references any location in the MCU memory space including I/O, RAM, ROM and EPROM. Extended addressing mode instructions are three bytes, one for the opcode and two for the address of the operand. #### 7.1.5 Indexed, No Offset Addressing Mode In the indexed, no-offset addressing mode, the effective address of the instruction is contained in the 8-bit index register. Thus, this addressing mode can access the first 256 memory locations. These instructions are only one byte. #### 7.1.6 Indexed, 8-bit Offset Addressing Mode In the indexed, 8-bit offset addressing mode, the effective address is obtained by adding the contents of the byte following the opcode to the contents of the index register. This mode of addressing is useful for selecting the kth element in an n element table. To use this mode, the table must begin in the lowest 256 memory locations and may extend through the first 511 memory locations (IFE is the last location which the instruction may access). Indexed 8-bit offset addressing can be used for ROM, RAM, or I/O. This is a 2-byte instruction with the offset contained in the byte following the opcode. The content of the index register (X) is not changed. The offset byte supplied in the instruction is an unsigned 8-bit integer. #### 7.1.7 Indexed, 16-bit Offset Addressing Mode In the indexed, 16-bit offset addressing mode, the effective address is the sum of the contents of the 8-bit index register and the two bytes following the opcode. The content of the index register is not changed. These instructions are three bytes, one for the opcode and two for a 16-bit offset. #### 7.1.8 Relative Addressing Mode The relative addressing mode is used only for branch instructions. Branch instructions, other than the branching versions of bit-manipulation instructions, generate two machine-code bytes: one for the opcode and one for the relative offset. Because it is desirable to branch in either direction, the offset byte is a signed twos-complement offset with a range of -127 to +128 bytes (with respect to the address of the instruction immediately following the branch instruction). If the branch condition is true, the contents of the 8-bit signed byte following the opcode (offset) are added to the contents of the program counter to form the effective branch address; otherwise, control proceeds to the instruction immediately following the branch instruction. ### 7.2 Instruction Type There are 65 instructions in CPU, and can be divided into 5 types. - 1) Register/Memory Instructions - 2) Read/Modify-Write Instructions - 3) Branch Instructions - 4) Control Instructions - 5) bit manipulate Instructions TEL: 86-21-64850700 WEB: www.belling.com.cn # 7.3 Instruction Set | Instructions | Operating | Function | | 5 | Statu | s | | Address | Ф | Ø | | |--------------|---------------------------|------------------|---|---|-------|---|---|---------|--------|--------|-------| | | | | Н | I | N | Z | С | ing | Opcode | Opdata | مام/ر | | | | | | | | | | Modes | 0 | 0 | # | | ADC #opr | | | | | | | | IMM | A9 | ii | 2 | | ADC opr | | | | | | | | DIR | B9 | dd | 3 | | ADC opr | Add with Carry | A← (A)+(M)+(C) | * | - | * | * | * | EXT | C9 | hh | 4 | | ADC opr,X | | | | | | | | IX2 | D9 | II | 5 | | ADC opr,X | | | | | | | | IX1 | E9 | ee | 4 | | ADC ,X | | | | | | | | IX | F9 | ff | 3 | | | | | | | | | | | | ff | | | ADD #opr | | | | | | | | IMM | AB | ii | 2 | | ADD opr | | | | | | | | DIR | BB | dd | 3 | | ADD opr | Add without Carry | A← (A)+(M) | * | - | * | * | * | EXT | СВ | hh | 4 | | ADD opr,X | | | | | | | | IX2 | DB | II | 5 | | ADD opr,X | | | | | | | | IX1 | EB | ee | 4 | | ADD ,X | | | | | | | | IX | FB | ff | 3 | | | | | | | | | | | | ff | | | AND #opr | | | | | | | | IMM | A4 | ii | 2 | | AND opr | | | | | | | | DIR | B4 | dd | 3 | | AND opr | Logical AND | A← (A) ∧(M) | - | - | * | * | - | EXT | C4 | hh | 4 | | AND opr,X | | | | | | | | IX2 | D4 | II | 5 | | AND opr,X | | | | | | | | IX1 | E4 | ee | 4 | | AND ,X | | | | | | | | IX | F4 | ff | 3 | | | | | | | | | | | | ff | | | ASL opr | | | | | | | | DIR | 38 | dd | 5 | | ASLA | Anishment's Obiff Lafe | | | | | | | INH | 48 | | 3 | | ASLX | Arithmetic Shift Left | | - | - | * | * | * | INH | 58 | | 3 | | ASL opr,X | (Same as LSL) | b7 b0 | | | | | | IX1 | 68 | ff | 6 | | ASL ,X | | | | | | | | IX | 78 | | 5 | | ASR opr | | | | | | | | DIR | 37 | dd | 5 | | ASRA | | | | | | | | INH | 47 | | 3 | | ASRX | Arithmetic Shift Right | | - | - | * | * | * | INH | 57 | | 3 | | ASR opr,X | | b7 b0 | | | | | | IX1 | 67 | ff | 6 | | ASR ,X | | | | | | | | IX | 77 | | 5 | | BCC rel | Branch if Carry Bit Clear | PC ←(PC)+2+rel ? | - | - | - | - | - | REL | 24 | rr | 3 | | | | C=0 | | | | | | | | | | | | | | | | | | | DIR(bo) | 11 | dd | 5 | |------------|--------------------------|----------------------|---|---|---|---|---|---------|----|----|---| | | | | | | | | | DIR(b1) | 13 | dd | 5 | | | | | | | | | | DIR(b2) | 15 | dd | 5 | | | | | | | | | | DIR(b3) | 17 | dd | 5 | | BCLR n opr | Clear Bit n | Mn←0 | - | - | - | - | - | DIR(b4) | 19 | dd | 5 | | | | | | | | | | DIR(b5) | 1B | dd | 5 | | | | | | | | | | DIR(b6) | 1D | dd | 5 | | | | | | | | | | DIR(b7) | 1F | dd | 5 | | BCS rel | Branch if Carry Bit Set | PC ← (PC)+2+rel ? | - | - | - | - | - | REL | 25 | rr | 3 | | | (Same as BLO) | C=1 (the same as | | | | | | | | | | | | | BLO) | | | | | | | | | | | BEQ rel | Branch if Equal | PC ← (PC)+2+rel ? | - | - | - | - | - | REL | 27 | rr | 3 | | | | Z=1 | | | | | | | | | | | BHCC rel | Branch | PC← (PC)+2+rel ? | - | - | - | - | - | REL | 28 | rr | 3 | | | if Half Carry Bit Clear | H=0 | | | | | | | | | | | BHCS rel | Branch if Half Carry Bit | PC← (PC)+2+rel ? | - | - | - | - | - | REL | 29 | rr | 3 | | | Set | H=1 | | | | | | | | | | | BHI rel | Branch if Higher | PC← (PC)+2+rel ? (C | - | - | - | - | - | REL | 22 | rr | 3 | | | | ∨Z )=0 | | | | | | | | | | | BHS rel | Branch if Higher or | PC ← (PC)+2+rel ? | - | - | - | - | - | REL | 24 | rr | 3 | | | Same | C=0 | | | | | | | | | | | BIT #opr | | | | | | | | IMM | A5 | ii | 2 | | BIT opr | Bit Test Accumulator | | | | | | | DIR | B5 | dd | 3 | | BIT opr | with Memory Byte | (A) ∧ (M) | - | - | * | * | - | EXT | C5 | hh | 4 | | BIT opr,X | | | | | | | | IX2 | D5 | II | 5 | | BIT opr,X | | | | | | | | IX1 | E5 | ee | 4 | | BIT ,X | | | | | | | | IX | F5 | ff | 3 | | | | | | | | | | | | ff | | | BLO rel | Branch if Lower (Same | PC ← (PC)+2+rel ? | - | - | - | - | - | REL | 25 | rr | 3 | | | as BCS) | C=1 | | | | | | | | | | | BLS rel | Branch if Lower or Same | PC← (PC)+2+rel ? (C | - | - | _ | _ | _ | REL | 23 | rr | 3 | | | | ∨Z )=1 | | | | | | | - | - | | | BMC rel | Branch if Interrupt Mask | PC← (PC)+2+rel ? I=0 | - | - | - | - | - | REL | 2C | rr | 3 | | | Clear | | | | | | | | | | | | BMI rel | Branch if Minus | PC← (PC)+2+rel ? | - | - | - | - | - | REL | 2B | rr | 3 | | | | N=1 | L | | | | | | | | | | | | | | | | | | | | | | TEL: 86-21-64850700 WEB: www.belling.com.cn | BMS rel | Branch if Interrupt Mask | PC← (PC)+2+rel ? I=1 | - | - | - | - | - | REL | 2D | rr | 3 | |-----------------|--------------------------|----------------------|---|---|---|---|---|---------|----|----|---| | | Set | | | | | | | | | | | | BNE rel | Branch if Not Equal | PC← (PC)+2+rel ? | - | • | - | - | - | REL | 26 | rr | 3 | | | | Z=0 | | | | | | | | | | | BPL rel | Branch if Plus | PC← (PC)+2+rel ? | - | - | - | - | - | REL | 2A | rr | 3 | | | | N=0 | | | | | | | | | | | BRA rel | Branch Always | PC← (PC)+2+rel | ı | - | - | - | - | REL | 20 | rr | 3 | | | | | | | | | | DIR(bo) | 01 | dd | 5 | | | | | | | | | | DIR(b1) | 03 | rr | 5 | | | | | | | | | | DIR(b2) | 05 | dd | 5 | | | | PC← (PC)+2+rel ? | | | | | | DIR(b3) | 07 | rr | 5 | | BRCLR n opr rel | Branch if Bit n Clear | Mn=0 | - | - | - | - | * | DIR(b4) | 09 | dd | 5 | | | | | | | | | | DIR(b5) | 0B | rr | 5 | | | | | | | | | | DIR(b6) | 0D | dd | 5 | | | | | | | | | | DIR(b7) | 0F | rr | 5 | | | | | | | | | | | | dd | | | | | | | | | | | | | rr | | | | | | | | | | | | | dd | | | | | | | | | | | | | rr | | | | | | | | | | | | | dd | | | | | | | | | | | | | rr | | | | | | | | | | | | | dd | | | | | | | | | | | | | rr | | | | Branch Never | PC← (PC)+2 | - | - | - | - | - | REL | 21 | rr | 3 | | BRN rel | | | | | | | | | | | | | | | | | | | | | DIR(bo) | 00 | dd | 5 | | | | | | | | | | DIR(b1) | 02 | rr | 5 | | | | | | | | | | DIR(b2) | 04 | dd | 5 | | | | PC← (PC)+2+rel ? | | | | | | DIR(b3) | 06 | rr | 5 | | BRSET n opr rel | Branch if Bit n Set | Mn=1 | - | - | - | - | * | DIR(b4) | 80 | dd | 5 | | | | | | | | | | DIR(b5) | 0A | rr | 5 | | | | | | | | | | DIR(b6) | 0C | dd | 5 | | | | | | | | | | DIR(b7) | 0E | rr | 5 | | | | | | | | | | | | dd | | | | | | | | | | | | | rr | | | | | | | | | | | | | dd | | | | | | | | | | | | | rr | | TEL: 86-21-64850700 WEB: www.belling.com.cn Page 18 of 27 | BSET n opr Set Bit n | | | | | 1 | 1 | 1 | | | | l | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|--------------------|---|---|---|---|---|---------|----|----|---| | BSET n opr Set Bit n | | | | | | | | | | | | | | BSET n opr Set Bit n | | | | | | | | | | | | | | BSET n opr Set Bit n Mn—1 N | | | | | | | | | | | | | | BSET n opr Set Bit n Mn ←1 | | | | | | | | | | | | | | BSET n opr Set Bit n Mn—1 Mn—1 PC—(PC)+2 push(PCH);SP—(SP)- 1 push(PCH);SP—(SP)- 1 push(PCH);SP—(SP)- 1 CLC Clear Carry Bit C − 0 Clear Interrupt Mask I −0 M—500 CLR A CLR A CLR A CLR A CLR A CLR Carry M—500 M—50 | | | | | | | | | | | | 5 | | BSET n opr Set Bit n Mn—1 - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | | | | | | | | | | | | 5 | | BSR rel Branch to Subroutine PC(PC)+2 push(PCL):SP(SP)- 1 push(PCL):SP(SP)- 1 PC(PC)+rel PC(PC)+re | | | | | | | | | | 14 | dd | 5 | | BSR rel Branch to Subroutine PC-(PC)+2 push(PCL):SP-(SP)- 1 push(PCH):SP-(SP)- 1 push(PCH):SP-(SP)- 1 PC-(PC)+rel PC-(PC | BSET n opr | Set Bit n | Mn←1 | - | - | - | - | - | | 16 | dd | 5 | | BSR rel Branch to Subroutine PC—(PC)+2 push(PCL);SP—(SP)- 1 push(PCH);SP—(SP)- 2 2 2 2 2 2 2 2 2 | | | | | | | | | DIR(b4) | 18 | dd | 5 | | BSR rel Branch to Subroutine | | | | | | | | | DIR(b5) | 1A | dd | 5 | | BSR rel Branch to Subroutine PC−(PC)+2 push(PCL);SP−(SP)- 1 push(PCH);SP−(SP)- 1 PC− (PC)+rel CLC Clear Carry Bit C − 0 Clear Carry Bit C − 0 Clear Olear Depth (PCL);SP−(SP)- 1 CLC Clear Interrupt Mask I −0 CLC Clear Byte M←\$00 A ←\$00 | | | | | | | | | DIR(b6) | 1C | dd | 5 | | BSR rel Branch to Subroutine push(PCL);SP−(SP)- 1 push(PCH);SP−(SP)- pu | | | | | | | | | DIR(b7) | 1E | dd | 5 | | 1 push(PCH);SP-(SP)- 1 PC- (PC)+rel CLC Clear Carry Bit C - 0 - 2 0 0 INH 98 2 2 CLR opr CLRA A ←\$00 | | | PC←(PC)+2 | | | | | | | | | | | CLC Clear Carry Bit C − 0 - 0 - 0 - 0 INH 98 2 CLI Clear Interrupt Mask I − 0 - 0 - 0 - 0 - 0 - 0 - 10 INH 98 2 CLR opr M←\$00 - 0 - 0 - 0 - 0 - 0 - 0 INH 9A 2 CLR opr M←\$00 - 0 - 0 - 0 - 0 - 0 - 0 INH 9A 2 2 CLR A A←\$00 A ←\$00 - 0 - 0 1 0 INH 4F 3 CLR A Clear Byte X ←\$00 - 0 - 0 1 0 INH 4F 3 CLR X Clear Byte X ←\$00 - 0 - 0 1 0 INH 4F 3 CLR X M←\$00 - 0 - 0 1 0 INH 5F 3 CMP 4por Compare Accumulator A(A) -(M) - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 | BSR rel | Branch to Subroutine | push(PCL);SP←(SP)- | - | - | - | - | - | REL | AD | rr | 6 | | CLC Clear Carry Bit C − 0 - 0 - 0 - 0 INH 98 2 2 CLI Clear Interrupt Mask I − 0 - 0 - 0 - 0 - 10 INH 98 2 CLR opr CLR opr M←\$00 - 0 - 0 - 0 - 10 INH 98 - 2 CLR A A ←\$00 - 0 - 0 - 0 - 10 INH 98 - 2 CLR A A ←\$00 - 0 - 0 - 0 - 0 - 0 INH 4F - 0 3 CLR A A ←\$00 - 0 - 0 - 0 - 1 - 0 INH 4F - 0 3 - 0 - 0 - 1 - 0 INH 4F - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 | | | 1 | | | | | | | | | | | CLC Clear Carry Bit C - 0 0 INH 98 2 CLI Clear Interrupt Mask I - 0 0 0 0 0 INH 98 2 CLR opr M ← \$00 0 0 0 INH 9A 2 CLRA A ← \$00 0 - 0 INH 9A 2 CLRA A ← \$00 0 INH 4F 3 CLR A A ← \$00 0 INH 4F 3 CLR A CLR A ← \$00 0 INH 4F 3 CLR A A ← \$00 0 INH 4F 3 CLR A A ← \$00 0 INH 4F 3 CLR A A ← \$00 0 INH 4F 3 CLR A A ← \$00 0 INH 4F 3 CLR A A ← \$00 - 0 INH 4F 3 CLR A CLR A A ← \$00 - 0 INH 4F 4 CLR A A ← \$00 - 0 INH 4F 4 4 C | | | push(PCH);SP←(SP)- | | | | | | | | | | | CLC Clear Carry Bit C - 0 - - - - 0 INH 98 2 CLI Clear Interrupt Mask I - 0 - 0 - - INH 9A 2 CLR opr M ← \$00 T T T T DIR 3F dd 5 CLRA A ← \$00 T T T T INH 4F 3 CLR X Clear Byte X ← \$00 T T T T INH 4F 3 CLR opr, X M ← \$00 T T T T INH 4F 3 CLR opr, X M ← \$00 T T T T T INH 4F 3 CMP opr Compare Accumulator A(A) - (M) T T T T T T T T T T T T T T T T T T T | | | 1 | | | | | | | | | | | CLI Clear Interrupt Mask I − 0 - 0 - - INH 9A 2 CLR opr M←\$00 A ←\$00 BM—\$00 <td></td> <td></td> <td>PC← (PC)+rel</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | | | PC← (PC)+rel | | | | | | | | | | | CLR opr CLRA A ←\$00 | CLC | Clear Carry Bit | C ← 0 | - | - | - | - | 0 | INH | 98 | | 2 | | CLRA Clear Byte A ←\$00 0 0 1 1 - 1NH 4F 4F 3 3 CLR opr,X M←\$00 IX1 6F ff 6 CLR, X M←\$00 IX1 6F ff 6 CMP #opr Compare Accumulator With Memory Byte (A) -(M) * * * * * EXT C1 hh 4 CMP opr,X IX1 E1 ee 4 CMP opr,X IX1 E1 ee 4 CMP opr,X IX1 E1 ee 4 CMP,X IX1 E1 ee 4 COM opr M←\$FF-(M) COMA Complement Byte A ←\$FF-(A) COMX (One's Complement) X ←\$FF-(X) * * * * * 1 INH 53 INH 43 INH 53 INH 53 INH 53 INH 66 IN | CLI | Clear Interrupt Mask | I ←0 | - | 0 | - | - | - | INH | 9A | | 2 | | CLRX Clear Byte X ←\$00 0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 | CLR opr | | M←\$00 | | | | | | DIR | 3F | dd | 5 | | CLR opr,X M←\$00 IX1 6F ff 6 CLR ,X M←\$00 IX IX 7F 5 CMP #opr Compare Accumulator Accumulator< | CLRA | | A ←\$00 | | | | | | INH | 4F | | 3 | | CLR ,X M←\$00 IX 7F 5 CMP #opr Compare Accumulator with Memory Byte (A) -(M) * * * * EXT C1 hh 4 CMP opr,X IX2 D1 II 5 CMP opr,X IX1 E1 ee 4 CMP,X IX F1 ff 3 COM opr M←\$FF-(M) INH 43 COMA Complement Byte COMX A ←\$FF-(A) INH 43 COM opr,X M←\$FF-(M) * * * * 1 INH 1X 63 ff | CLRX | Clear Byte | X ←\$00 | - | - | 0 | 1 | - | INH | 5F | | 3 | | CMP #opr Compare Accumulator CMP opr IMM A1 ii 2 CMP opr with Memory Byte (A) -(M) - - * * * EXT C1 hh 4 CMP opr,X IX2 D1 II 5 CMP opr,X IX1 E1 ee 4 CMP,X IX F1 ff 3 COM opr Complement Byte A ←\$FF-(M) - - * * INH 43 3 COMX (One's Complement) X ←\$FF-(X) - - * * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | CLR opr,X | | M←\$00 | | | | | | IX1 | 6F | ff | 6 | | CMP opr Compare Accumulator with Memory Byte (A) -(M) - - - * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * <t< td=""><td>CLR ,X</td><td></td><td>M←\$00</td><td></td><td></td><td></td><td></td><td></td><td>IX</td><td>7F</td><td></td><td>5</td></t<> | CLR ,X | | M←\$00 | | | | | | IX | 7F | | 5 | | CMP opr with Memory Byte (A) -(M) - - * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * < | CMP #opr | | | | | | | | IMM | A1 | ii | 2 | | CMP opr,X IX2 D1 II 5 CMP opr,X IX1 E1 ee 4 CMP,X IX F1 ff 3 COM opr M←\$FF-(M) DIR 33 dd 5 COMA Complement Byte A←\$FF-(A) INH 43 3 COMX (One's Complement) X ←\$FF-(X) - - * * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | CMP opr | Compare Accumulator | | | | | | | DIR | B1 | dd | 3 | | CMP opr,X CMP,X IX1 E1 ee 4 CMP,X IX F1 ff 3 COM opr M←\$FF-(M) DIR 33 dd 5 COMA Complement Byte A←\$FF-(A) INH 43 3 COMX (One's Complement) X ←\$FF-(X) - - * * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | CMP opr | with Memory Byte | (A) -(M) | - | - | * | * | * | EXT | C1 | hh | 4 | | CMP ,X IX F1 ff 3 COM opr M←\$FF-(M) DIR 33 dd 5 COMA Complement Byte A←\$FF-(A) INH 43 3 COMX (One's Complement) X ←\$FF-(X) - - * * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | CMP opr,X | | | | | | | | IX2 | D1 | II | 5 | | COM opr M←\$FF-(M) DIR 33 dd 5 COMA Complement Byte A←\$FF-(A) INH 43 3 COMX (One's Complement) X ←\$FF-(X) - - * * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | CMP opr,X | | | | | | | | IX1 | E1 | ee | 4 | | COM opr M $\leftarrow$ \$FF-(M) DIR 33 dd 5 COMA Complement Byte A $\leftarrow$ \$FF-(A) INH 43 3 COMX (One's Complement) X $\leftarrow$ \$FF-(X) - - * * 1 INH 53 3 COM opr,X M $\leftarrow$ \$FF-(M) IX1 63 ff 6 | CMP ,X | | | | | | | | IX | F1 | ff | 3 | | COMA Complement Byte A ←\$FF-(A) INH 43 3 COMX (One's Complement) X ←\$FF-(X) - - * * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | | | | | | | | | | | ff | | | COMX (One's Complement) X ←\$FF-(X) - - * 1 INH 53 3 COM opr,X M←\$FF-(M) IX1 63 ff 6 | COM opr | | M←\$FF-(M) | | | | | | DIR | 33 | dd | 5 | | COM opr,X | COMA | Complement Byte | A ←\$FF-(A) | | | | | | INH | 43 | | 3 | | | COMX | (One's Complement) | X ←\$FF-(X) | - | _ | * | * | 1 | INH | 53 | | 3 | | | COM opr,X | | M←\$FF-(M) | | | | | | IX1 | 63 | ff | 6 | | COM,X $ M \leftarrow FF-(M) $ $ X 73 5$ | COM ,X | | M←\$FF-(M) | | | | | | IX | 73 | | 5 | TEL: 86-21-64850700 WEB: www.belling.com.cn | CPX #opr | | | | | | | | IMM | А3 | ii | 2 | |-----------|------------------------|----------------------------------|---|---|---|---|---|-----|----|----|---| | CPX opr | Compare Index Register | | | | | | | DIR | В3 | dd | 3 | | CPX opr | with Memory Byte | (X) -(M) | - | - | * | * | * | EXT | С3 | hh | 4 | | CPX opr,X | | | | | | | | IX2 | D3 | II | 5 | | CPX opr,X | | | | | | | | IX1 | E3 | ee | 4 | | CPX ,X | | | | | | | | IX | F3 | ff | 3 | | | | | | | | | | | | ff | | | DEC opr | | M←(M)-1 | | | | | | DIR | ЗА | dd | 5 | | DECA | | A ←(A)-1 | | | | | | INH | 4A | | 3 | | DECX | Decrement Byte | X ←(X)-1 | - | - | * | * | - | INH | 5A | | 3 | | DEC opr,X | | M←(M)-1 | | | | | | IX1 | 6A | ff | 6 | | DEC ,X | | M←(M)-1 | | | | | | IX | 7A | | 5 | | EOR #opr | | | | | | | | IMM | A8 | ii | 2 | | EOR opr | | | | | | | | DIR | В8 | dd | 3 | | EOR opr | EXCLUSIVE OR | $A \leftarrow \! (A) \oplus (M)$ | - | - | * | * | - | EXT | C8 | hh | 4 | | EOR opr,X | Accumulator with | | | | | | | IX2 | D8 | II | 5 | | EOR opr,X | Memory Byte | | | | | | | IX1 | E8 | ee | 4 | | EOR ,X | | | | | | | | IX | F8 | ff | 3 | | | | | | | | | | | | ff | | | INC opr | | M←(M)+1 | | | | | | DIR | 3C | dd | 5 | | INCA | | A ←(A)+1 | | | | | | INH | 4C | | 3 | | INCX | Increment Byte | X ←(X)+1 | - | - | * | * | - | INH | 5C | | 3 | | INC opr,X | | M←(M)+1 | | | | | | IX1 | 6C | ff | 6 | | INC ,X | | M←(M)+1 | | | | | | IX | 7C | | 5 | | JMP opr | | | | | | | | DIR | вс | dd | 2 | | JMP opr | | | | | | | | EXT | СС | hh | 3 | | JMP opr,X | Unconditional Jump | PC ←Jump Address | - | - | - | - | - | IX2 | DC | II | 4 | | JMP opr,X | | | | | | | | IX1 | EC | ee | 3 | | JMP ,X | | | | | | | | IX | FC | ff | 2 | | | | | | | | | | | | ff | | | JSR opr | | PC←(PC)+n(n=1,2,or | | | | | | DIR | BD | dd | 5 | | JSR opr | Jump to Subroutine | 3) | | | | | | EXT | CD | hh | 6 | | JSR opr,X | | push | - | - | - | - | - | IX2 | DD | II | 7 | | JSR opr,X | | (PCL);SP←(SP)-1 | | | | | | IX1 | ED | ee | 6 | | JSR ,X | | push(PCH);SP←(SP)- | | | | | | IX | FD | ff | 5 | | | | 1 | | | | | | | | ff | | | | | PC← Effective | | | | | | | | | | TEL: 86-21-64850700 WEB: www.belling.com.cn Page 20 of 27 | | | Address | | | | | | | | | | |-----------|--------------------------|-----------------------------|---|---|---|---|---|-----|----|----|---| | LDA #opr | | | | | | | | IMM | A6 | ii | 2 | | LDA opr | Load Accumulator with | | | | | | | DIR | В6 | dd | 3 | | LDA opr | Memory Byte | A ←(M) | - | - | * | * | - | EXT | C6 | hh | 4 | | LDA opr,X | | | | | | | | IX2 | D6 | II | 5 | | LDA opr,X | | | | | | | | IX1 | E6 | ee | 4 | | LDA ,X | | | | | | | | IX | F6 | ff | 3 | | | | | | | | | | | | ff | | | LDX #opr | | | | | | | | IMM | AE | ii | 2 | | LDX opr | Load Index Register with | | | | | | | DIR | BE | dd | 3 | | LDX opr | Memory Byte | X ←(M) | - | - | * | * | - | EXT | CE | hh | 4 | | LDX opr,X | | | | | | | | IX2 | DE | II | 5 | | LDX opr,X | | | | | | | | IX1 | EE | ee | 4 | | LDX ,X | | | | | | | | IX | FE | ff | 3 | | | | | | | | | | | | ff | | | LSL opr | | | | | | | | DIR | 38 | dd | 5 | | LSLA | | | | | | | | INH | 48 | | 3 | | LSLX | Logical Shift Left (Same | 0 | - | - | * | * | * | INH | 58 | | 3 | | LSL opr,X | as ASL) | b7 b0 | | | | | | IX1 | 68 | ff | 6 | | LSL ,X | | | | | | | | IX | 78 | | 5 | | LSR opr | | | | | | | | DIR | 34 | dd | 5 | | LSRA | | | | | | | | INH | 44 | | 3 | | LSRX | Logical Shift Right | 0 | - | - | 0 | * | * | INH | 54 | | 3 | | LSR opr,X | | b7 b0 | | | | | | IX1 | 64 | ff | 6 | | LSR ,X | | | | | | | | IX | 74 | | 5 | | MUL | Unsigned Multiply | $X:A \leftarrow (X)X(A)$ | 0 | - | - | - | 0 | INH | 42 | | 1 | | | | | | | | | | | | | 1 | | NEG opr | | M←-(M) | | | | | | DIR | 30 | dd | 5 | | NEGA | Negate Byte (Two's | A ←-(A) | | | | | | INH | 40 | | 3 | | NEGX | Complement) | X ←-(X) | - | - | * | * | * | INH | 50 | | 3 | | NEG opr,X | | M <b>←-</b> -(M) | | | | | | IX1 | 60 | ff | 6 | | NEG ,X | | M <b>←-</b> -(M) | | | | | | IX | 70 | | 5 | | NOP | No Operation | | - | - | - | - | - | INH | 9D | | 2 | | ORA #opr | | | | | | | | IMM | AA | ii | 2 | | ORA opr | Logical OR Accumulator | | | | | | | DIR | ВА | dd | 3 | | ORA opr | with Memory | $A \leftarrow (A) \lor (M)$ | - | - | * | * | - | EXT | CA | hh | 4 | | ORA opr,X | | | | | | | | IX2 | DA | II | 5 | TEL: 86-21-64850700 WEB: www.belling.com.cn | | | | | | | | | | | | _ | |-----------|--------------------------|---------------------|---|---|---|---|---|-----|----|----|---| | ORA opr,X | | | | | | | | IX1 | EA | ee | 4 | | ORA ,X | | | | | | | | IX | FA | ff | 3 | | | | | | | | | | | | ff | | | ROL opr | | | | | | | | DIR | 39 | dd | 5 | | ROLA | Rotate Byte Left through | | | | | | | INH | 49 | | 3 | | ROLX | Carry Bit | | - | - | * | * | * | INH | 59 | | 3 | | ROL opr,X | | b7 b0 | | | | | | IX1 | 69 | ff | 6 | | ROL ,X | | | | | | | | IX | 79 | | 5 | | ROR opr | | | | | | | | DIR | 36 | dd | 5 | | RORA | Rotate Byte Right | | | | | | | INH | 46 | | 3 | | RORX | through Carry Bit | | - | - | * | * | * | INH | 56 | | 3 | | ROR opr,X | | b7 b0 | | | | | | IX1 | 66 | ff | 6 | | ROR ,X | | | | | | | | IX | 76 | | 5 | | RSP | Reset Stack Pointer | SP← \$00FF | - | - | - | - | - | INH | 9C | | 2 | | | | SP←(SP)+1; | | | | | | | | | | | | | Pull(CCR) | | | | | | | | | | | RTI | Return from Interrupt | SP← (SP)+1; Pull(A) | * | * | * | * | * | INH | 80 | | 9 | | | | SP← (SP)+1; Pull(X) | | | | | | | | | | | | | SP←(SP)+1; | | | | | | | | | | | | | Pull(PCH) | | | | | | | | | | | | | SP←(SP)+1; | | | | | | | | | | | | | Pull(PCL) | | | | | | | | | | | RTS | Return from Subroutine | SP←(SP)+1; | - | - | - | - | - | INH | 81 | | 6 | | | | Pull(PCH) | | | | | | | | | | | | | SP←(SP)+1; | | | | | | | | | | | | | Pull(PCL) | | | | | | | | | | | SBC #opr | | | | | | | | IMM | A2 | ii | 2 | | SBC opr | Subtract Memory Byte | | | | | | | DIR | B2 | dd | 3 | | SBC opr | and Carry Bit from | A ← (A)-(M)-(C) | - | - | * | * | * | EXT | C2 | hh | 4 | | SBC opr,X | Accumulator | | | | | | | IX2 | D2 | II | 5 | | SBC opr,X | | | | | | | | IX1 | E2 | ee | 4 | | SBC ,X | | | | | | | | IX | F2 | ff | 3 | | | | | | | | | | | | ff | | | SEC | Set Carry Bit | C ← 1 | - | - | - | - | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | - | 1 | - | - | - | INH | 9B | | 2 | | STA opr | | | | | | | | DIR | В7 | dd | 4 | | STA opr | Store Accumulator in | | | | | | | EXT | C7 | hh | 5 | | | | | | | | | | | | | | TEL: 86-21-64850700 WEB: www.belling.com.cn | | | | | | | | | | | | _ | |-----------|-------------------------|-----------------------|---|---|---|---|---|-----|----|----|---| | STA opr,X | Memory | M ← (A) | - | - | * | * | - | IX2 | D7 | II | 6 | | STA opr,X | | | | | | | | IX1 | E7 | ee | 5 | | STA ,X | | | | | | | | IX | F7 | ff | 4 | | | | | | | | | | | | ff | | | STOP | Stop Oscillator and | | - | 0 | - | - | - | INH | 8E | | 2 | | | Enable IRQ Pin | | | | | | | | | | | | STX opr | | | | | | | | DIR | BF | dd | 4 | | STX opr | Store Index Register In | | | | | | | EXT | CF | hh | 5 | | STX opr,X | Memory | M ← (X) | - | - | * | * | - | IX2 | DF | II | 6 | | STX opr,X | | | | | | | | IX1 | EF | ee | 5 | | STX ,X | | | | | | | | IX | FF | ff | 4 | | | | | | | | | | | | ff | | | SUC #opr | | | | | | | | IMM | A0 | ii | 2 | | SUB opr | Subtract Memory Byte | | | | | | | DIR | В0 | dd | 3 | | SUB opr | from Accumulator | A ← (A)- (M) | - | - | * | * | * | EXT | C0 | hh | 4 | | SUB opr,X | | | | | | | | IX2 | D0 | II | 5 | | SUB opr,X | | | | | | | | IX1 | E0 | ee | 4 | | SUB ,X | | | | | | | | IX | F0 | ff | 3 | | | | | | | | | | | | ff | | | | | PC←(PC)+1;Push(PC | | | | | | | | | | | | | L) | | | | | | | | | | | | | SP←(SP)-1;Push(PC | | | | | | | | | | | SWI | Software Interrupt | H) | - | 1 | - | - | - | INH | 83 | | 1 | | | | SP← (SP)-1; Push(X) | | | | | | | | | 0 | | | | SP←(SP)-1; | | | | | | | | | | | | | ush(CCR) | | | | | | | | | | | | | SP← (SP)-1;I ←1 | | | | | | | | | | | | | PCH←Interrupt Vector | | | | | | | | | | | | | High Byte | | | | | | | | | | | | | PCL ←Interrupt Vector | | | | | | | | | | | | | Low Byte | | | | | | | | | | | TAX | Transfer Accumulator to | X ←(A) | - | - | - | - | - | INH | 97 | | 2 | | | Index Register | | | | | | | | | | | | TST opr | | | | | | | | DIR | 3D | dd | 4 | | TSTA | Test Memory Byte for | | | | | | | INH | 4D | | 3 | | TSTX | Negative or Zero | (M)-\$00 | _ | _ | * | * | _ | INH | 5D | | 3 | | | | ( ) + | | | | | l | | _ | | | TEL: 86-21-64850700 WEB: www.belling.com.cn Page 23 of 27 | TST ,X | | | | | | | IX | 7D | 4 | |--------|-------------------------|---------|---|---|---|---|-----|----|---| | TXA | Transfer Index Register | | - | - | - | , | INH | 9F | 2 | | | to Accumulator | A ← (X) | | | | | | | | | WAIT | Stop CPU Clock and | | - | 0 | | | INH | 8F | 2 | | | Enable Interrupts | | | | | | | | | A Accumulator C Carry/borrow flag CCR Condition code register dd Direct address of operand dd rr Direct address of operand and relative offset of branch instruction DIR Direct addressing mode ee ff High and low bytes of offset in indexed, 16-bit offset addressing EXT Extended addressing mode ff Offset byte in indexed, 8-bit offset addressing H Half-carry flag hh II High and low bytes of operand address in extended addressing I Interrupt mask ii Immediate operand byte IMM Immediate addressing mode INH Inherent addressing mode IX Indexed, no offset addressing mode IX1 Indexed, 8-bit offset addressing mode IX2 Indexed, 16-bit offset addressing mode M Memory location N Negative flag n Any bit - Not affected opr Operand (one or two bytes) PC Program counter PCH Program counter high byte PCL Program counter low byte REL Relative addressing mode rel Relative program counter offset byte rr Relative program counter offset byte SP Stack pointer X Index register Z Zero flag # Immediate value ⊕ Logical EXCLUSIVE OR () Contents of -( ) Negation (twos complement) ← Loaded with ? If : Concatenated with ⇔ Set or cleared Not affected TEL: 86-21-64850700 WEB: www.belling.com.cn Page 24 of 27 # 8. Package # SOP20 (300mil) | Cmb o 1 | Dimer | sions i | n mil | Dimens | ions in mi | limeter | |---------|-------|---------|-------|--------|------------|---------| | Symbo1 | Max. | Nom. | Min. | Max. | Nom. | Min. | | A | 394 | - | 420 | 10.01 | ı | 10.67 | | В | 290 | _ | 300 | 7.37 | - | 7.62 | | С | 14 | - | 20 | 0.36 | - | 0.51 | | C' | 495 | - | 512 | 12.57 | - | 13.00 | | D | 92 | - | 104 | 2.34 | - | 2.64 | | Е | - | 50 | - | - | 1.27 | - | | F | 4 | - | - | 0.10 | - | - | | G | 32 | _ | 38 | 0.81 | - | 0.97 | | Н | 4 | - | 12 | 0.10 | - | 0.30 | | α | 0 ° | - | 8° | 0° | - | 8° | WEB: www.belling.com.cn # SSOP20 (200mil) | Crombo 1 | Dimer | sions i | n mil | Dimens | ions in mi | limeter | |----------|-------|---------|-------|--------|------------|---------| | Symbo1 | Max. | Nom. | Min. | Max. | Nom. | Min. | | A | 299 | 307 | 315 | 7.60 | 7.80 | 8.00 | | В | 201 | 209 | 217 | 5.10 | 5.30 | 5.50 | | С | 11 | - | 15 | 0.29 | - | 0.37 | | C' | 276 | 283 | 291 | 7.00 | 7.20 | 7.40 | | D | 51 | 59 | 67 | 1.30 | 1.50 | 1.70 | | Е | - | 25.6 | - | - | 0.65 | - | | F | 2 | 6 | 10 | 0.05 | 0.15 | 0.25 | | G | 30 | 35 | 40 | 0.75 | 0.90 | 1.05 | | Н | б | _ | 8 | 0.15 | - | 0.20 | | α | 0 ° | _ | 8° | 0 ° | - | 8° | WEB: www.belling.com.cn # SOP16 (150mil) | Symbol | Dimen | sions i | n mil | Dimens | ions in mil | limeter | |--------|-------|---------|-------|--------|-------------|---------| | Symbol | Max. | Nom. | Min. | Max. | Nom. | Min. | | A | 238 | - | 244 | 6.05 | - | 6.20 | | В | 150 | - | 157 | 3.80 | - | 4.00 | | С | 14 | - | 19 | 0.36 | - | 0.48 | | C' | 386 | - | 398 | 9.80 | - | 10.10 | | D | 53 | - | 62 | 1.35 | - | 1.57 | | Е | - | 50 | - | - | 1.27 | - | | F | 4 | - | - | 0.10 | - | - | | G | 22 | - | 32 | 0.56 | - | 0.82 | | Н | 4 | _ | 12 | 0.10 | - | 0.30 | | α | 0 ° | _ | 8° | 0 ° | - | 80 |