# FAN302HLMY\_F117 PWM Controller for Low Standby Power BatteryCharger Applications — mWSaver™ Technology #### **Features** - mWSaver™ Technology Provides Industry's Best-in-Class Standby Power - Achieves <10mW Below Energy Star's 5-Star Level: <30mW</li> - Proprietary 500V High-Voltage JFET Startup Reduces Startup Resistor Loss - Low Operation Current in Burst Mode: 350µA Maximum - Constant-Current (CC) Control without Secondary-Feedback Circuitry - Fixed PWM Frequency at 85kHz with Frequency Hopping to Reduce EMI - High-Voltage Startup - Low Operating Current: 3.5mA - Peak-Current-Mode Control with Slope Compensation - Cycle-by-Cycle Current Limiting - V<sub>DD</sub> Over-Voltage Protection (Auto-Restart) - V<sub>S</sub> Over-Voltage Protection (Latch Mode) - V<sub>DD</sub> Under-Voltage Lockout (UVLO) - Gate Output Maximum Voltage Clamped at 15V - Fixed Over-Temperature Protection (Latch Mode) - Available in an 8-Lead SOIC Package # **Applications** - Battery Chargers for Cellular Phones, Cordless Phones, PDAs, Digital Cameras, and Power Tools - Replaces Linear Regulators and RCC SMPS # Description The FAN302HLMY\_F117 advanced PWM controller significantly simplifies isolated power supply design that requires CC regulation of the output. The output current is precisely estimated with information in the primary side of the transformer and controlled with an internal compensation circuit. This removes the output current sensing loss and eliminates all external Control Circuitry (CC). The Green-Mode function, with an extremely low operating current (200µA) in Burst Mode, maximizes the light-load efficiency, enabling conformance to worldwide Standby Mode efficiency guidelines. Integrated protections include two-level pulse-by-pulse current limit, Over-Voltage Protection (OVP), brownout protection, and Over-Temperature Protection (OTP). Compared with a conventional approach using an external control circuit in the secondary side for CC regulation, the FAN302HLMY\_F117 can reduce total cost, component count, size, and weight; while simultaneously increasing efficiency, productivity, and system reliability. Figure 1. Typical Output V-I Characteristic # **Ordering Information** | Part Number | Operating<br>Temperature Range | Package | Packing<br>Method | |-----------------|--------------------------------|------------------------------------------------------------------------------|-------------------| | FAN302HLMY_F117 | -40°C to +105°C | 8-Lead, Small Outline Package (SOIC),<br>JEDEC MS-012, .150-Inch Narrow Body | Tape & Reel | # **Application Diagram** Figure 2. Typical Application # **Internal Block Diagram** Figure 3. Functional Block Diagram # **Marking Information** F- Fairchild Logo - Z: Assembly Plant Code - X: Year Code - Y: Week Code - TT: Die Run Code - T: M=SOIC - P: Y= Green Package - M: Manufacture Flow Code Figure 4.Top Mark # **Pin Configuration** Figure 5. Pin Assignments ## **Pin Definitions** | Pin# | Name | Description | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CS | <b>Current Sense</b> . This pin connects a current-sense resistor to sense the MOSFET current for Peak-Current-Mode control for output regulation. The current-sense information is also used to estimate the output current for CC regulation. | | 2 | GATE | <b>PWM Signal Output</b> . This pin has an internal totem-pole output driver to drive the power MOSFET. It is internally clamped at 15V. | | 3 | VDD | <b>Power Supply</b> . IC operating current and MOSFET driving current are supplied through this pin. This pin is typically connected to an external $V_{\text{DD}}$ capacitor. | | 4 | VS | <b>Voltage Sense</b> . This pin detects the output voltage information and diode current discharge time based on the voltage of the auxiliary winding. | | 5 | GND | Ground | | 6 | FB | <b>Feedback</b> . Typically, an opto-coupler is connected to this pin to provide feedback information to the internal PWM comparator. This feedback is used to control the duty cycle in CV regulation. | | 7 | NC | No Connect | | 8 | HV | High Voltage. This pin connects to the DC bus for high-voltage startup. | # **Absolute Maximum Ratings** Stresses exceeding the Absolute Maximum Ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | | | Max. | Unit | |------------------|------------------------------------------|------------------------------------------------------------------------------|------|------|------| | V <sub>HV</sub> | HV Pin Input Voltage | | | 500 | V | | V <sub>VDD</sub> | DC Supply Voltage <sup>(1,2)</sup> | | | 30 | V | | V <sub>VS</sub> | VS Pin Input Voltage | | -0.3 | 7.0 | V | | V <sub>CS</sub> | CS Pin Input Voltage | | -0.3 | 7.0 | V | | $V_{FB}$ | FB Pin Input Voltage | | -0.3 | 7.0 | V | | P <sub>D</sub> | Power Dissipation (T <sub>A</sub> =25°C) | | | 660 | mW | | $\theta$ JA | Thermal Resistance (Junction-to-Air | r) | | 150 | °C/W | | θ јс | Thermal Resistance (Junction-to-Case) | | | 39 | °C/W | | TJ | Operating Junction Temperature | | -40 | +150 | °C | | T <sub>STG</sub> | Storage Temperature Range | | -55 | +150 | °C | | TL | Lead Temperature, (Wave Soldering | g or IR, 10 Seconds) | | +260 | °C | | ESD | Flootrootatic Discharge Constillity | Human Body Model,<br>JEDEC:JESD22 A114<br>(Except HV Pin) <sup>(3)</sup> | | 5000 | V | | ESD | Electrostatic Discharge Capability | Charged Device Model,<br>JEDEC:JESD22 C101<br>(Except HV Pin) <sup>(3)</sup> | | 1500 | V | #### Notes: - 1. All voltage values, except differential voltages, are given with respect to GND pin. - 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. - 3. ESD ratings including the HV pin: HBM=400V, CDM=750V. # **Electrical Characteristics** $V_{\text{DD}}\text{=}15V$ and $T_{\text{A}}\text{=}25^{\circ}\text{C}$ unless noted. | Symbol | Parameter | | Condition | Min. | Тур. | Max. | Unit | |-------------------------|------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------|-------|-------|-------|------| | HV Section | | | 1 | I. | | | I | | $V_{HV ext{-MIN}}$ | Minimum Startup Voltage on HV Pin | | | | | 50 | V | | $I_{HV}$ | Supply Current Drawn | n from HV Pin | V <sub>HV</sub> =100V, V <sub>DD</sub> =0V,<br>Controller Off | 0.8 | 1.5 | 5.0 | mA | | I <sub>HV-LC</sub> | Leakage Current Drav | wn from HV Pin | V <sub>HV</sub> =500V, V <sub>DD</sub> =15V<br>(Controller On with Auxiliary<br>Supply) | | 0.8 | 3.0 | μΑ | | V <sub>DD</sub> Section | 1 | | | | | | | | $V_{OP}$ | Continuous Operation | n Voltage | Limited by V <sub>DD</sub> Over-Voltage Protection (OVP) | | | 25 | ٧ | | $V_{\text{DD-ON}}$ | Turn-On Threshold Vo | oltage | V <sub>DD</sub> Rising | 15 | 16 | 17 | V | | $V_{DD\text{-}OFF}$ | Turn-Off Threshold Vo | oltage | V <sub>DD</sub> Falling | 4.7 | 5.0 | 5.3 | V | | $V_{DD\text{-}LH}$ | Threshold Voltage for | Latch-Off Release | V <sub>DD</sub> Falling | | 2.5 | | V | | I <sub>DD-ST</sub> | Startup Current | | $V_{DD}=V_{DD-ON}-0.16V$ | | 400 | 450 | μΑ | | I <sub>DD-OP</sub> | Operating Supply Cur | rent | V <sub>DD</sub> =18V, f=f <sub>OSC</sub> , C <sub>GATE</sub> =1nF | | 3.5 | 4.0 | mA | | I <sub>DD-BURST</sub> | Burst-Mode Operating | g Supply Current | V <sub>DD</sub> =8V, C <sub>GATE</sub> =1nF | | 200 | 350 | μA | | $V_{\text{DD-OVP}}$ | V <sub>DD</sub> Over-Voltage Pro | tection Level | | 25.0 | 26.5 | 28.0 | V | | t <sub>D-VDDOVP</sub> | V <sub>DD</sub> Over-Voltage Pro | tection Debounce | f=85kHz | | 100 | 180 | μs | | Oscillator S | Section | | 1 | I | | | ı | | | | Center Frequency | V <sub>CS</sub> =5V, V <sub>S</sub> =2.5, V <sub>FB</sub> =5V | 82 | 85 | 88 | | | $f_{OSC}$ | Frequency | Hopping Range | | | ±3 | | kHz | | f <sub>OSC-CM-MIN</sub> | Minimum Frequency for Continuous Conduction Mode (CCM) Prevention Circuit <sup>(4)</sup> | | | 13 | 18 | 23 | kHz | | f <sub>OSC-CCM</sub> | Minimum Frequency i (CC) Regulation | n Constant Current | V <sub>CS</sub> =5V, V <sub>S</sub> =0V | 23 | 26 | 29 | kHz | | Feedback I | nput Section | | 1 | I | | | ı | | $A_{V}$ | Internal Voltage Scale<br>Pin <sup>(5)</sup> | e-Down Ratio of FB | | 1/3.5 | 1/3.0 | 1/2.5 | V/V | | Z <sub>FB</sub> | FB Pin Input Impedan | ice | | 38 | 42 | 44 | kΩ | | V <sub>FB-OPEN</sub> | FB Pin Pull-Up Voltag | | FB Pin Open | | 5.3 | | V | | $V_{FB-L}$ | FB Threshold to Disable Gate Drive in Burst Mode | | V <sub>FB</sub> Falling,V <sub>CS</sub> =5V, V <sub>S</sub> =0V | 1.2 | 1.4 | 1.6 | V | | $V_{FB-H}$ | FB Threshold to Enab<br>Burst Mode | ole Gate Drive in | V <sub>FB</sub> Rising,V <sub>CS</sub> =5V, V <sub>S</sub> =0V | 1.3 | 1.5 | 1.7 | V | | Over-Temp | erature Protection Se | ction | | ı | • | • | | | T <sub>OTP</sub> | Threshold for Over-Te | emperature | | +130 | +140 | +150 | °C | Continued on the following page... # **Electrical Characteristics** (Continued) $V_{DD}$ =15V and $T_A$ =25°C unless noted. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|-------|-------|-------| | Voltage-Se | nse Section | | | | | | | I <sub>TC</sub> | Bias Current | V <sub>CS</sub> =5V | 8.75 | 10.00 | 11.25 | μΑ | | V <sub>VS-CM-MIN</sub> | V <sub>S</sub> Sampling Voltage to Switch to the Second Pulse-by-Pulse Current Limit in Power Limit Mode <sup>(6)</sup> | | | 0.55 | | V | | V <sub>VS-CM-MAX</sub> | V <sub>S</sub> Sampling Voltage to Switch Back to the Normal Pulse-by-Pulse Current Limit <sup>(6)</sup> | | | 0.75 | | ٧ | | $V_{\text{SN-CC}}$ | V <sub>S</sub> Sampling Voltage to Start Frequency Decreasing in CC Mode | V <sub>CS</sub> =5V, f <sub>S1</sub> =f <sub>OSC</sub> -2KHz | 2.05 | 2.15 | 2.25 | ٧ | | $V_{\text{SG-CC}}$ | Vs Sampling Voltage to End Frequency Decreasing in CC Mode | V <sub>CS</sub> =5V, f <sub>S2</sub> =f <sub>OSC-CCM</sub> +2KHz | 0.45 | 0.70 | 0.95 | V | | S <sub>G-CC</sub> | Frequency Decreasing Slope of CC Regulation | S <sub>G-CC</sub> = (f <sub>S1</sub> -f <sub>S2</sub> ) / (V <sub>SN-CC</sub> -<br>V <sub>SG-CC</sub> ) | 30 | 38 | 46 | kHz/V | | V <sub>VS-OFFSET</sub> | ZCD Comparator Internal Offset Voltage <sup>(6)</sup> | | | 200 | | mV | | V <sub>VS-OVP</sub> | Output Over-Voltage Protection with V <sub>S</sub> Sampling Voltage | | 2.70 | 2.80 | 2.85 | V | | t <sub>VS-OVP</sub> | Output Over-Voltage Protection Debounce Time | f <sub>OSC</sub> =85kHz | | 100 | 180 | μs | | Current-Se | nse Section | | | | | | | $V_{\text{VR}}$ | Internal Reference Voltage for CC Regulation | | 2.475 | 2.500 | 2.525 | ٧ | | $V_{CCR}$ | Variation Test Voltage on CS Pin for CC<br>Output (Non-Inverting Input of Error<br>Amplifier for CC Regulation) | V <sub>CS</sub> =0.47V | 2.405 | 2.430 | 2.455 | V | | V <sub>STH</sub> | Normal Current Limit Threshold Voltage | | | 0.8 | | V | | V <sub>STH-VA</sub> | Second Current Limit Threshold Voltage,<br>Power Limit Mode (V <sub>S</sub> <v<sub>VS-CM-MAX)</v<sub> | V <sub>VS</sub> =0.3V | | 0.30 | | V | | t <sub>PD</sub> | GATE Output Turn-Off Delay | | | 100 | 150 | ns | | t <sub>MIN</sub> | Minimum On Time | V <sub>CS</sub> =5V, V <sub>VS</sub> =2.5, V <sub>FB</sub> =5V<br>(Test Mode) | 430 | 530 | 630 | ns | | t <sub>LEB</sub> | Leading-Edge Blanking Time <sup>(6)</sup> | | 100 | 150 | 200 | ns | | V <sub>SLOPE</sub> | Slope Compensation <sup>(6)</sup> | Maximum Duty Cycle | | 0.3 | | V | | GATE Sect | ion | | | | | | | D <sub>MAX</sub> | Maximum Duty Cycle | | 64 | 67 | 70 | % | | V <sub>GATE-L</sub> | Output Voltage Low | V <sub>DD</sub> =25V, I <sub>O</sub> =10mA | 0 | | 1.5 | ٧ | | $V_{\text{GATE-H}}$ | Output Voltage High | V <sub>DD</sub> =8V, I <sub>O</sub> =1mA | 5 | | 8 | ٧ | | $V_{\text{GATE-H}}$ | Output Voltage High | V <sub>DD</sub> =5.5V, I <sub>O</sub> =1mA | 4.0 | | 5.5 | V | | t <sub>r</sub> | Rising Time | V <sub>DD</sub> =15V, C <sub>GATE</sub> =1nF | 100 | 140 | 180 | ns | | t <sub>f</sub> | Falling Time | V <sub>DD</sub> =15V, C <sub>GATE</sub> =1nF | 30 | 50 | 70 | ns | | V <sub>GATE</sub> - | Gate Output Clamping Voltage | V <sub>DD</sub> =25V | 13 | 15 | 17 | V | #### Notes: - 4. f<sub>OSC-CM-MIN</sub> occurs when the power unit enters CCM operation. - 5. $A_V$ is a scale-down ratio of the internal voltage divider of the FB pin. - 6. Guaranteed by design; not production tested. # **Typical Performance Characteristics** Figure 6. V<sub>DD</sub> Turn-On Threshold Voltage (V<sub>DD-ON</sub>) vs. Temperature Figure 8. Operating Current (I<sub>DD-OP</sub>) vs. Temperature Figure 10. CC Regulation Minimum Frequency (fosc-ccm) vs. Temperature Figure 11. Enter Zero-Duty Cycle of FB Voltage (V<sub>FB-L</sub>) vs. Temperature # **Typical Performance Characteristics** Figure 12. Leave Zero Duty Cycle of FB Voltage (V<sub>FB-H</sub>) vs. Temperature Figure 14. Reference Voltage of CS (V<sub>VR</sub>) vs. Temperature Figure 16. Starting Voltage of Frequency Decreasing Figure 17. Ending Voltage of Frequency Decreasing of of CC Regulation (V<sub>SN-CC</sub>) vs. Temperature CC Regulation (V<sub>SG-CC</sub>) vs. Temperature # **Typical Performance Characteristics** Figure 18. Threshold Voltage for Current Limit (V<sub>STH</sub>) vs. Temperature Figure 19. Threshold Voltage for Current Limit at Power Mode ( $V_{\text{STH-VA}}$ ) vs. Temperature Figure 20. Minimum On Time (t<sub>MIN</sub>) vs. Temperature Figure 21.Leading-Edge Blanking Time (t<sub>LEB</sub>) vs. Temperature Figure 22. Maximum Duty Cycle (DCY<sub>MAX</sub>) vs. Temperature Figure 23. Gate Output Clamp Voltage (V<sub>GATE-CLAMP</sub>) vs. Temperature # **Operational Description** ## **Basic Control Principle** Figure 24 shows the internal PWM control circuit. The constant voltage (CV) regulation is implemented in the same way as the conventional isolated power supply, where the output voltage is sensed using a voltage divider and compared with the internal 2.5V reference of a shunt regulator (KA431) to generate a compensation signal. The compensation signal is transferred to the primary side using an opto-coupler and scaled down through attenuator Av, generating the $V_{\text{EA},V}$ signal. Then the error signal $V_{\text{EA},V}$ is applied to the PWM comparator (PWM.V) to determine the duty cycle. Meanwhile, the CC regulation is implemented internally without directly sensing the output current. The output current estimator reconstructs output current information (V<sub>CCR</sub>) using the transformer primary-side current and diode current discharge time. Then V<sub>CCR</sub> is compared with a reference voltage (2.5V) by an internal error amplifier, generating the V<sub>EA.I</sub> signal to determine the duty cycle. The two error signals, $V_{EA,I}$ and $V_{EA,V}$ , are compared with an internal sawtooth waveform ( $V_{SAW}$ ) by PWM comparators PWM.I and PWM.V to determine the duty cycle. As shown in Figure 25, the outputs of two comparators (PWM.I and PWM.V) are combined with an OR gate and used as a reset signal of flip-flop to determine the MOSFET turn-off instant. The lower signal, $V_{EA,V}$ or $V_{EA,I}$ , determines the duty cycle, as shown in Figure 25. During CV regulation, $V_{EA,V}$ determines the duty cycle while $V_{EA,I}$ is saturated to HIGH. During CC regulation, $V_{EA,I}$ determines the duty cycle while $V_{EA,I}$ is saturated to HIGH. Figure 24. Internal PWM Control Circuit Figure 25. PWM Operation for CC and CV ## **Output Current Estimation** Figure 26 shows the key waveform of a flyback converter operating in Discontinuous Conduction Mode (DCM), where the secondary-side diode current reaches zero before the next switching cycle begins. Since the output current estimator is designed for DCM operation, the power stage should be designed such that DCM is guaranteed for the entire operating range. The output current is obtained by averaging the triangular output diode current area over a switching cycle: $$I_{O} = \langle I_{D} \rangle_{AVG} = I_{PK} \frac{N_{P}}{N_{S}} \bullet \frac{t_{DIS}}{2t_{S}}$$ (1) where $I_{PK}$ is the peak value of the primary-side current; $N_P$ and $N_S$ are the number of turns of transformer primary-side and secondary-side, respectively; $t_{DIS}$ is the diode current discharge time; and $t_S$ is the switching period. With a given current sensing resistor, the output current can be programmed as: $$I_{O} = \frac{1.25}{K \bullet R_{SENSE}} \frac{N_{P}}{N_{S}}$$ (2) where K is the design parameter of IC, which is 10.5. The peak value of primary-side current is obtained by an internal peak detection circuit, while diode current discharge time is obtained by detecting the diode current zero-crossing instant. Since the diode current cannot be sensed directly with primary-side control, Zero Crossing Detection (ZCD) is accomplished indirectly by monitoring the auxiliary winding voltage. When the diode current reaches zero, the transformer winding voltage begins to drop by the resonance between the MOSFET output capacitance and the transformer magnetizing inductance. To detect the starting instant of the resonance, the V<sub>S</sub> is sampled at 85% of diode current discharge time of the previous switching cycle, then compared with the instantaneous V<sub>S</sub> voltage. When instantaneous V<sub>S</sub> drops below the sampled voltage by more than 200mV, ZCD of diode current is obtained, as shown in Figure 27. Figure 26. Key Waveforms of DCM Flyback Converter Figure 27. Detailed Waveform for ZCD ## Frequency Reduction in CC Mode An important design consideration is that the transformer guarantee DCM operation across the whole range since the output current is properly estimated only in DCM operation. As can be seen in Figure 28, the discharge time ( $t_{\text{DIS}}$ ) of the diode current increases as the output voltage decreases in CC Mode. The converter tends to go into CCM as output voltage drops in CC Mode when operating at the fixed switching frequency. To prevent this CCM operation while maintaining good output current estimation in DCM, FAN302HLMY\_F117 decreases switching frequency as output voltage drops, as shown in Figure 28 and Figure 29. FAN302HLMY F117 indirectly monitors the output voltage by the sample-and-hold voltage (V<sub>SH</sub>) of V<sub>S</sub>, which is taken at 85% of diode current discharge time of the previous switching cycle, as shown in Figure 27. Figure 30 shows how the frequency reduces as the sample-and-hold voltage of VS decreases. Figure 28. t<sub>DIS</sub> Variation in CC Mode Figure 29. Frequency Reduction with V<sub>SH</sub> Figure 30. Frequency Reduction Curve in CC Regulation #### **CCM Prevention Function** Even if the power supply is designed to operate in DCM, it can go into CCM when there is not enough design margin to cover all the circuit parameter variations and operating conditions. FAN302HLMY\_F117 has a CCMprevention function that delays the next cycle turn-on of MOSFET until ZCD on the VS pin is obtained, as shown in Figure 31. To guarantee stable DCM operation, FAN302HLMY F117 prohibits the turn-on of the next switching cycle for 10% of its switching period after ZCD is obtained. In Figure 31, the first switching cycle has ZCD before 90% of its original switching period and, therefore, the turn-on instant of the next cycle is determined without being affected by the ZCD instant. The second switching cycle does not have ZCD by the end of the original switching period; thus, the turn-on of the third switching cycle occurs after ZCD is obtained, with a delay of 10% of its original switching period. The minimum switching frequency that CCM prevention function allows is 18kHz (f<sub>OSC-CM-MIN</sub>). If the ZCD is not given until the end of maximum switching period of 55.6µs (1/18kHz), the converter can go into CCM operation, losing output regulation. Figure 31. CCM Prevention Function ## **Power Limit Mode** When the sampled voltage of VS ( $V_{SH}$ ) drops below $V_{S-CM-MIN}$ (0.55V), FAN302HLMY\_F117 enters constant Power Limit Mode, where the primary-side current-limit voltage ( $V_{CS}$ ) changes from $V_{STH}$ (0.8V) to $V_{STH-VA}$ (0.3V) to avoid $V_{S}$ sampling and ZCD, as shown in Figure 32. Once $V_{S}$ sampling voltage is higher than $V_{S-CM-MAX}$ (0.75V), the $V_{CS}$ returns to $V_{STH}$ . This mode prevents the power supply from going into CCM and losing output regulation when the output voltage is too low. This effectively protects the power supply when there is a fault condition in the load, such as output short or overload. This mode also implements soft-start by limiting the transformer current until $V_{S}$ sampling voltage reaches $V_{S-CM-MAX}$ (0.75V). Figure 32. Power Limit Mode Operation ## **High-Voltage Startup** Figure 33 shows the high-voltage (HV) startup circuit. Internally, JFET is used to implement the high-voltage current source, whose characteristics are shown in Figure 34. Technically, the HV pin can be directly connected to the DC link ( $V_{DL}$ ). To improve reliability and surge immunity; it is typical to use about a $100 k\Omega$ resistor between the HV pin and the DC link. The actual HV current with given DC link voltage and startup resistor is determined by the intersection of V-I characteristics line and load line, as shown in Figure 34. During startup, the internal startup circuit is enabled and the DC link supplies the current, $I_{HV}$ , to charge the hold-up capacitor, $C_{VDD}$ , through $R_{START}.$ When the $V_{DD}$ voltage reaches $V_{DD-ON}$ , the internal HV startup circuit is disabled and the IC starts PWM switching. Once the HV startup circuit is disabled, the energy stored in $C_{VDD}$ should supply the IC operating current until the transformer auxiliary winding voltage reaches the nominal value. Therefore, $C_{VDD}$ should be designed to prevent $V_{DD}$ from dropping to $V_{DD-OFF}$ before the auxiliary winding builds up enough voltage to supply $V_{DD}$ . Figure 33. HV Startup Circuit Figure 34.V-I Characteristics of HV Pin ## Frequency Hopping EMI reduction is accomplished by frequency hopping, which spreads the energy over a wider frequency range than the bandwidth of the EMI test equipment. The frequency-hopping circuit changes the switching frequency progressively between 82kHz and 88kHz with a period of $t_{\rm p}$ , as shown in Figure 35. Figure 35. Frequency Hopping ## **Burst-Mode Operation** The power supply enters Burst Mode at no-load or extremely light-load conditions. As shown in Figure 36, when $V_{FB}$ drops below $V_{FBL}$ ; the PWM output shuts off and the output voltage drops at a rate dependent on load current. This causes the feedback voltage to rise. Once $V_{FB}$ exceeds $V_{FBH}$ , the internal circuit starts to provide switching pulse. The feedback voltage then falls and the process repeats. Burst Mode operation alternately enables and disables switching of the MOSFET, reducing the switching losses in Standby Mode. Once FAN302HLMY\_F117 enters Burst Mode, the operating current is reduced from 3.5mA to 200 $\mu$ A to minimize power consumption. Figure 36. Burst-Mode Operation ## **Slope Compensation** The sensed voltage across the current-sense resistor is used for Current-Mode control and pulse-by-pulse current limiting. A synchronized ramp signal with positive slope is added to the current sense information at each switching cycle, improving noise immunity of Current-Mode control. #### **Protections** The self-protection functions include $V_{DD}$ Over-Voltage Protection (OVP), internal Over-Temperature Protection (OTP), $V_S$ Over-Voltage Protection (OVP), and brownout protection. $V_{DD}$ OVP and brownout protection are implemented as Auto-Restart Mode, while the $V_S$ OVP and internal OTP are implemented as Latch Mode. When an Auto-Restart Mode protection is triggered, switching is terminated and the MOSFET remains off, causing $V_{DD}$ to drop. When $V_{DD}$ drops to the $V_{DD}$ turn-off voltage of 5V; the protection is reset, the internal startup circuit is enabled, and the supply current drawn from the HV pin charges the hold-up capacitor. When $V_{DD}$ reaches the turn-on voltage of 16V, normal operation resumes. In this manner, auto-restart alternately enables and disables MOSFET switching until the abnormal condition is eliminated, as shown in Figure 37. When a Latch Mode protection is triggered, PWM switching is terminated and the MOSFET remains off, causing $V_{DD}$ to drop. When $V_{DD}$ drops to the $V_{DD}$ turn-off voltage of 5V, the internal startup circuit is enabled without resetting the protection and the supply current drawn from HV pin charges the hold-up capacitor. Since the protection is not reset, the IC does not resume PWM switching even when $V_{DD}$ reaches the turn-on voltage of 16V, disabling HV startup circuit. Then $V_{DD}$ drops down to 5V. In this manner, the Latch Mode protection alternately charges and discharges $V_{DD}$ until there is no more energy in the DC link capacitor. The protection is reset when $V_{DD}$ drops to 2.5V, which is allowed only after the power supply is unplugged from the AC line, as shown in Figure 38. Figure 37. Auto-Restart Mode Operation Figure 38. Latch-Mode Operation ## **Over-Temperature Protection (OTP)** The temperature-sensing circuit shuts down PWM output if the junction temperature exceeds 140°C (toTP). ## **V<sub>DD</sub> Over-Voltage Protection** $V_{\text{DD}}$ over-voltage protection prevents IC damage from over-voltage exceeding the IC voltage rating. When the $V_{\text{DD}}$ voltage exceeds 26.5V due to an abnormal condition, the protection is triggered. This protection is typically caused by open circuit in the secondary-side feedback network. ## V<sub>S</sub> Over-Voltage Protection (OVP) $V_S$ over-voltage protection prevents damage due to output over-voltage conditions. Figure 39 shows the $V_S$ OVP protection method. When abnormal system conditions occur that cause $V_S$ to exceed 2.8V, after a period of debounce time; PWM pulses are disabled and FAN302HLMY\_F117 enters Latch Mode until $V_{\rm DD}$ drops under $V_{\rm DD-LH}$ . By that time, PWM pulses revive. $V_S$ over-voltage conditions are usually caused by open circuit of the secondary-side feedback network or abnormal behavior by the VS pin divider resistor. Figure 39. V<sub>S</sub> OVP Protection ## Leading-Edge Blanking (LEB) Each time the power MOSFET is switched on, a turn-on spike occurs at the sense resistor. To avoid premature termination of the switching pulse, a 150ns leading-edge blanking time is built in. Conventional RC filtering can therefore be omitted. During this blanking period, the current-limit comparator is disabled and it cannot switch off the gate driver. #### **Noise Immunity** Noise from the current sense or the control signal can cause significant pulse-width jitter. While slope compensation helps alleviate these problems, further precautions should still be taken. Good placement and layout practices should be followed. Avoid long PCB traces and component leads. Locate bypass filter components near the PWM IC. # **Typical Application Circuit (Flyback Charger)** | Application Fairchild Device | | Input Voltage Range | Output | |------------------------------|-----------------|-----------------------|--------------| | Cell Phone Charger | FAN302HLMY_F117 | 90~265V <sub>AC</sub> | 5V/1.2A (6W) | ## **Features** - High Efficiency (>71% Avg.), Meets Energy Star V2.0 Standard (Avg. 68.17%) - Ultra-Low Standby Power Consumption, <10mW at 230V<sub>AC</sub> (Pin=6.3mW for 115V<sub>AC</sub> and Pin=7.3mW for 230V<sub>AC</sub>) - Output Regulation: CV= ±5%, CC= ±15% Figure 40. Measured Efficiency and Output Regulation Figure 41. Schematic of Typical Application Circuit # **Typical Application Circuit** (Continued) ## **Transformer Specification** Core: El12.5Bobbin: El12.5 Figure 42.Transformer #### Notes: - 7. W1 consists of four layers with different number of turns. The number of turns of each layer is specified in Table 1. Add one insulation tape between the second and third layers. - 8. W2 consists of two layers with triple-insulated wire. The leads of positive and negative fly lines are 3.5cm and 2.5cm, respectively. - 9. W3 is space winding in one layer. **Table 1. Transformer Winding Specifications** | NO. | Terr | minal | Wire | Turno | Insulation | |-----|-----------|---------|--------------------|-------|------------| | NO. | Start Pin | End Pin | wire | Turns | Turns | | | | | | 26 | 0 | | W1 | 4 | 5 | 2UEW 0.1*1 | 25 | 1 | | VVI | 4 | 5 | 20EVV 0.1 1 | 24 | 0 | | | | | | 18 | 2 | | W2 | Fly+ | Fly- | TEX-E 0.45*1 | 7 | 2 | | W3 | 1 | 2 | 2UEW 0.18*1 | 11 | 2 | | | | | Core Rounding Tape | | 3 | | | | | Core | | 0 | | W4 | 2 | | 2UEW 0.18*1 | 5 | 2 | #### Note: 10. W4 is the outermost and space winding. | | Pin | Specifications | Remark | |---------------------------------|-----|----------------|------------------------------------------| | Primary-Side Inductance | 4-5 | 700μH ±7% | 100kHz, 1V | | Primary-Side Leakage Inductance | 4-5 | 130μH ±7% | Short One of the Secondary-Side Windings | # **Physical Dimensions** SCALE: 2:1 ## NOTES: UNLESS OTHERWISE SPECIFIED - A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA, ISSUE C, - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. - D) LANDPATTERN STANDARD: SOIC127P600X175-8M. - E) DRAWING FILENAME: M08AREV13 Figure 43. 8-Lead, Small Outline Package (SOIC), JEDEC MS-012, .150-Inch, Narrow Body Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>. #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. 2Cool™ F-PFS™ AccuPower™ FRFET® AX-CAP™\* Global Power Resource® BitSiC™ Green Bridge™ Build it Now™ Green FPS™ CorePLUS™ Green FPS™ e-Series™ COREPCIOS™ GMAX™ CROSSVOLT™ GTO™ CTL™ IntelliMAX™ Current Transfer Logic™ ISOPLANAR™ DEUXPEED<sup>®</sup> Making Small Speakers Sound Louder Dual Cool™ and Better™ EcoSPARK® EfficientMax™ ESBC™ MicroFET™ MicroPak™ MicroPak™ MicroPak2™ Fairchild® Fairchild Semiconductor® Moropakax™ Moropak2™ Moropakax™ Moropakax™ Moropakax™ Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® OptoHiT™ FAST® OPTOLOGIC® FETBench™ MitionMax™ mWSaver™ OptoHiT™ OPTOLOGIC® OPTOPLANAR® PowerTrench® PowerXS™ Programmable Active Droop™ QS™ Quiet Series™ RapidConfigure™ **OFET®** Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ Solutions for Yo SPM® STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ SYSTEAL®+ SYSTEML®+ FinyEuck™ TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPower™ TinyPWM™ TinyWire™ The Power Franchise® SerDes" UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™ Tran SiC™ uSerDes™ TriFault Detect™ TRUECURRENT®\* \* Trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FlashWriter®\* FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Definition of Terms | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Datasheet Identification | Product Status | Definition | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 162