

# **VGA Port Companion Circuit**

## PACVGA201

#### **Features**

- Seven channels of ESD protection for all VGA port connector pins
- Meets IEC-61000-4-2 Level-4 ESD requirements (±8kV contact discharge)
- Very low loading capacitance from ESD protection diodes on VIDEO lines, 4pF typical
- TTL to CMOS level-translating buffers with power down mode for HSYNC and VSYNC lines
- Three power supplies for design flexibility
- Compact 16-pin QSOP package
- RoHS compliant (lead-free) finishing

### **Applications**

- ESD protection and termination resistors for VGA (video) port interfaces
- Desktop PCs
- Notebook computers
- LCD monitors

### **Product Description**

The PACVGA201 provides seven channels of ESD protection for all signal lines commonly found in a VGA port. ESD protection is implemented with current-steering diodes designed to safely handle the high surge currents encountered with IEC-61000-4-2 Level-4 ESD Protection (±8kV contact discharge). When a channel is subjected to an electrostatic discharge, the ESD current pulse is diverted via the protection diodes into the positive supply rail or ground where it may be safely dissipated.

Separate positive supply rails are provided for the VIDEO, DDC\_OUT and SYNC channels to facilitate interfacing with low-voltage video controller ICs and to provide design flexibility in multiple-supply-voltage environments.

An internal diode (D<sub>1</sub>, in schematic below) is provided such that  $V_{\text{CC2}}$  is derived from  $V_{\text{CC3}}$  ( $V_{\text{CC2}}$  does not require an external power supply input). In applications where  $V_{\text{CC3}}$  may be powered down, diode D<sub>1</sub> blocks any DC current path from the DDC\_OUT pins back to the powered down  $V_{\text{CC3}}$  rail via the upper ESD protection diodes.

Two non-inverting drivers provide buffering for the HSYNC and VSYNC signals from the Video Controller IC (SYNC\_IN1, SYNC\_IN2). These buffers accept TTL input levels and convert them to CMOS output levels that swing between Ground and V<sub>CC2</sub>.

When the PWR\_UP input is driven LOW, the SYNC outputs are driven LOW and the SYNC inputs can float: no current will be drawn from the VCC3 supply. The PACVGA201 is housed in a 16-pin QSOP package with RoHS compliant lead-free finishing.

### **Simplified Electrical Schematic**





## **Ordering Information**

|      | PART NUMBERII | NG INFORMATION                    |              |
|------|---------------|-----------------------------------|--------------|
| Pins | Package       | Ordering Part Number <sup>1</sup> | Part Marking |
| 16   | QSOP          | PACVGA201QR                       | PACVGA 201QR |

Note 1: Parts are shipped in Tape & Reel form unless otherwise specified.

| Pins(s)  NAME  DESCRIPTION  V <sub>cc3</sub> V <sub>cc3</sub> supply pin. This is an isolated supply input for the two sync buffers and SD1 and SD ESD protection circuits.  V <sub>cc1</sub> V <sub>cc2</sub> supply pin. This is an isolated supply pin for the VIDEO_1, VIDEO_2 and VIDEO_3 protection circuits.  VIDEO_1  Video signal ESD protection channel. This pin is typically tied one of the video lines betwithe VGA controller device and the video connector.  VIDEO_2  Video signal ESD protection channel. This pin is typically tied one of the video lines betwithe VGA controller device and the video connector.  VIDEO_3  Video signal ESD protection channel. This pin is typically tied one of the video lines betwithe VGA controller device and the video connector.  GND  Ground reference supply pin.  PWR_UP  Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced and the inputs can be floated. |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1 V <sub>cc3</sub> supply pin. This is an isolated supply input for the two sync buffers and SD1 and SD ESD protection circuits.  2 V <sub>cc1</sub> V <sub>cc1</sub> supply pin. This is an isolated supply pin for the VIDEO_1, VIDEO_2 and VIDEO_3 protection circuits.  3 VIDEO_1 Video signal ESD protection channel. This pin is typically tied one of the video lines betwithe VGA controller device and the video connector.  4 VIDEO_2 Video signal ESD protection channel. This pin is typically tied one of the video lines betwithe VGA controller device and the video connector.  5 VIDEO_3 Video signal ESD protection channel. This pin is typically tied one of the video lines betwithe VGA controller device and the video connector.  6 GND Ground reference supply pin.  7 PWR_UP Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced                                                                    |     |
| ESD protection circuits.  2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| protection circuits.  VIDEO_1 Video signal ESD protection channel. This pin is typically tied one of the video lines between the VGA controller device and the video connector.  VIDEO_2 Video signal ESD protection channel. This pin is typically tied one of the video lines between the VGA controller device and the video connector.  VIDEO_3 Video signal ESD protection channel. This pin is typically tied one of the video lines between the VGA controller device and the video connector.  GND Ground reference supply pin.  PWR_UP Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced                                                                                                                                                                                                                                                                                                                           | 2   |
| the VGA controller device and the video connector.  VIDEO_2 Video signal ESD protection channel. This pin is typically tied one of the video lines between the VGA controller device and the video connector.  VIDEO_3 Video signal ESD protection channel. This pin is typically tied one of the video lines between the VGA controller device and the video connector.  GND Ground reference supply pin.  PWR_UP Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced.                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ESD |
| the VGA controller device and the video connector.  VIDEO_3 Video signal ESD protection channel. This pin is typically tied one of the video lines between the VGA controller device and the video connector.  GND Ground reference supply pin.  PWR_UP Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | een |
| the VGA controller device and the video connector.  6 GND Ground reference supply pin.  7 PWR_UP Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | een |
| 7 PWR_UP Enables the sync buffers when high. When PWR_UP is low the sync outputs are forced                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | een |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ow  |
| 8 $V_{cc2}$ supply pin. This is an isolated supply pin for the DDC_OUT1 and DDC_OUT2 ESD protection circuits. Internally, $V_{cc2}$ is derived from the $V_{cc3}$ input if the $V_{cc2}$ input is not connected to a supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
| 9 DDC_OUT1 DDC_OUT1 ESD protection channel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| 10 DDC_OUT2 DDC_OUT2 ESD protection channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| 11 SYNC_IN1 Sync signal buffer input. Connects to the VGA Controller side of one of the sync lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
| 12 SYNC_OUT1 Sync signal buffer output. Connects to the video connector side of one of the sync lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 13 SYNC_IN2 Sync signal buffer input. Connects to the VGA Controller side of one of the sync lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
| 14 SYNC_OUT2 Sync signal buffer output. Connects to the video connector side of one of the sync lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 15 SD1 ESD protection channel input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
| 16 SD2 ESD protection channel input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |

PACVGA201

## **Specifications**

| ABSOLUTE MAXIMUM RATINGS                                                             |                                                                                                          |             |  |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------|--|--|
| PARAMETER                                                                            | RATING                                                                                                   | UNITS       |  |  |
| $V_{cc_1}$ , $V_{cc_2}$ and $V_{cc_3}$ Supply Voltage Inputs                         | [GND - 0.5] to +6.0                                                                                      | V           |  |  |
| Diode Forward Current (one diode conducting at a time)                               | 20                                                                                                       | mA          |  |  |
| DC Voltage at Inputs VIDEO_1, VIDEO_2, VIDEO_3 DDC_OUT1, DDC_OUT2 SYNC_IN1, SYNC_IN2 | [GND - 0.5] to $[V_{CC1} + 0.5]$<br>[GND - 0.5] to $[V_{CC2} + 0.5]$<br>[GND - 0.5] to $[V_{CC3} + 0.5]$ | V<br>V<br>V |  |  |
| Operating Temperature Range                                                          | 0 to +70                                                                                                 | °C          |  |  |
| Storage Temperature Range                                                            | -65 to +150                                                                                              | °C          |  |  |
| Package Power Rating                                                                 | 750                                                                                                      | mW          |  |  |

## PACVGA201

| ELECTRICAL OPERATING CHARACTERISTICS (SEE NOTE 1) |                                                        |                                                                                                                          |     |                           |          |                          |
|---------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|----------|--------------------------|
| SYMBOL                                            | PARAMETER                                              | CONDITIONS                                                                                                               | MIN | ТҮР                       | MAX      | UNITS                    |
| I <sub>CC1</sub>                                  | V <sub>cc1</sub> Supply Current                        | V <sub>cc1</sub> = 5.0V                                                                                                  |     |                           | 10       | μА                       |
| I <sub>ccs</sub>                                  | V <sub>ccs</sub> Supply Current                        | $V_{ccs}$ = 5V; SYNC inputs at GND or $V_{ccs}$ ; PWR_UP pin at $V_{ccs}$ ; SYNC ouputs unloaded                         | 10  |                           |          | μА                       |
|                                                   |                                                        | $V_{cca} = 5V$ ; SYNC inputs at 3.0V; PWR_UP pin at $V_{cca}$ ; SYNC ouputs unloaded                                     |     | 200                       |          | μА                       |
|                                                   |                                                        | V <sub>cc3</sub> = 5V; PWR_UP input at GND; SYNC ouputs unloaded                                                         |     |                           | 10       | μА                       |
| V <sub>CC2</sub>                                  | V <sub>CC2</sub> Pin Open Circuit<br>Voltage           | $V_{\text{\tiny CC2}}$ voltage internally derived from $V_{\text{\tiny CC3}}$ via diode D1; no external current drawn    |     | [V <sub>CC3</sub> - 0.80] |          | V                        |
| V <sub>IH</sub>                                   | Logic High Input Voltage                               | V <sub>CC3</sub> = 5V; Note 2                                                                                            | 2.0 |                           |          | V                        |
| V <sub>IL</sub>                                   | Logic Low Input Voltage                                | V <sub>CC3</sub> = 5V; Note 2                                                                                            |     |                           | 8.0      | V                        |
| V <sub>OH</sub>                                   | Logic High Output Voltage                              | $I_{OH} = -4mA, V_{CC3} = 5.0V; Note 3$                                                                                  | 4.4 |                           |          | V                        |
| V <sub>oL</sub>                                   | Logic Low Output Voltage                               | $I_{OL} = 4mA, V_{CC3} = 5.0V; Note 3$                                                                                   |     |                           | 0.4      | V                        |
| R <sub>B,</sub> R <sub>P</sub>                    | Resistor Value                                         | PWR_UP = V <sub>cc3</sub> = 5.0V                                                                                         | 0.5 | 1                         | 2        | ΜΩ                       |
| I <sub>IN</sub>                                   | Input Current VIDEO_x pins HSYNC, VSYNC pins           | $V_{CC1} = 5.0V; V_{IN} = V_{CC1} \text{ or GND}$<br>$V_{CC3} = 5.0V; V_{IN} = V_{CC3} \text{ or GND}$                   |     |                           | ±1<br>±1 | μ <b>Α</b><br>μ <b>Α</b> |
| C <sub>IN</sub>                                   | Input Capacitance on VIDEO_1, VIDEO_2 and VIDEO_3 pins | $V_{\rm cc1}$ = 5.0V; $V_{\rm IN}$ = 2.5V; measured at 1MHz $V_{\rm cc1}$ = 2.5V; $V_{\rm IN}$ = 1.25V; measured at 1MHz |     | 4<br>4.5                  |          | pF<br>pF                 |
| t <sub>PLH</sub>                                  | SYNC Buffer L => H Propagation Delay                   | $C_L = 50 pF; V_{CC3} = 5.0 V; Input t_R and t_F \le 5 ns$                                                               |     | 8                         | 12       | ns                       |
| t <sub>PHL</sub>                                  | SYNC Buffer H => L<br>Propagation Delay                | $C_L = 50 pF; V_{CGS} = 5.0 V; Input t_R and t_F \le 5 ns$                                                               |     | 8                         | 12       | ns                       |
| t <sub>r,</sub> t <sub>r</sub>                    | SYNC Buffer Output Rise & Fall Times                   | $C_L = 50 pF; V_{CC3} = 5.0 V; Input t_R and t_F \le 5 ns$                                                               |     | 7.0                       |          | ns                       |
| V <sub>ESD</sub>                                  | ESD Withstand Voltage                                  | $V_{CC1} = V_{CC2} = V_{CC3} = 5V$ ; Note 4                                                                              | ±8  |                           |          | kV                       |

Note 1: All parameters specified over standard operating conditions unless otherwise noted.

Note 2: These parameters apply only to SYNC\_IN1, SYNC\_IN2 and PWR\_UP.

Note 3: These parameters apply only to SYNC\_OUT1 and SYNC\_OUT2.

Note 4: Per the IEC-61000-4-2 International ESD Standard, Level 4 contact discharge method. V<sub>cc1</sub>, V<sub>cc2</sub> and V<sub>cc3</sub> must be bypassed to GND via a low impedance ground plane with a 0.2uF or greater, low inductance, chip ceramic capacitor at each supply pin. ESD pulse is applied between the applicable pins and GND. ESD pulse can be positive or negative with respect to GND. Applicable pins are: VIDEO\_1, VIDEO\_2, VIDEO\_3, SYNC\_OUT1, SD1, SYNC\_OUT2, SD2, DDC\_OUT1 and DDC\_OUT2. All other pins are ESD protected to the industry standard 2kV per the Human Body model (MIL-STD-883, Method 3015).

## **Application Information**



Figure 1. Typical Connection Diagram

A resistor may be necessary between the  $V_{cc2}$  pin and ground if protection against a stream of ESD pulses is required while the PACVGA201 is in the power-down state. The value of this resistor should be chosen such that the extra charge deposited into the  $V_{cc2}$  bypass capacitor by each ESD pulse will be discharged before the next ESD pulse occurs. The maximum ESD repetition rate specified by the IEC-61000-4-2 standard is one pulse per second. When the PACVGA201 is in the power-up state, an internal discharge resistor is connected to ground via a FET switch for this purpose.

For the same reason,  $V_{cc1}$  and  $V_{cc3}$  may also require bypass capacitor discharging resistors to ground if there are no other components in the system to provide a discharge path to ground.

### **Mechanical Details**

#### **QSOP Mechanical Specifications**

PACVGA201 devices are supplied in 16-pin QSOP packages. Dimensions are presented below. For complete information on the QSOP-16, see the California Micro Devices QSOP Package Information document.

| P                             | ACKAG                     | E DIMEN | ISIONS    |       |  |
|-------------------------------|---------------------------|---------|-----------|-------|--|
| Package                       | QSOP (JEDEC name is SSOP) |         |           |       |  |
| Pins                          | 16                        |         |           |       |  |
| Dimensions                    | Millimeters               |         | Inches    |       |  |
| Dimensions                    | Min                       | Max     | Min       | Max   |  |
| A                             | 1.35                      | 1.75    | 0.053     | 0.069 |  |
| <b>A</b> 1                    | 0.10                      | 0.25    | 0.004     | 0.010 |  |
| В                             | 0.20                      | 0.30    | 0.008     | 0.012 |  |
| С                             | 0.18                      | 0.25    | 0.007     | 0.010 |  |
| D                             | 4.80                      | 5.00    | 0.189     | 0.197 |  |
| E                             | 3.81                      | 3.98    | 0.150     | 0.157 |  |
| е                             | 0.64                      | BSC     | 0.025 BSC |       |  |
| н                             | 5.79                      | 6.19    | 0.228     | 0.244 |  |
| L                             | 0.40                      | 1.27    | 0.016     | 0.050 |  |
| # per tube                    | 100 pcs*                  |         |           |       |  |
| # per tape<br>and reel        | 2500 pcs                  |         |           |       |  |
| Controlling dimension: inches |                           |         |           |       |  |



Package Dimensions for QSOP-16

<sup>\*</sup> This is an approximate number which may vary.

PACVGA201

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 IOII Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semi conductor Websi te: www. onsemi.com

Order Li terature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative