| | | | | | | | | RE | EVISI | ONS | | | | | | | | | | | |----------------------------------------|--------|--------|----|-------|----------|--------|--------|----|-------------|------|----------------------------------------|------|-------|----------|--------------|------|------|-------|------|----| | LYR | | | | | Di | ESCR: | TPT IC | on | | | | | DATI | E (YR | MO-DA | ) | | APPR | OVED | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ٠ | | | | | | | | | | | | | | | | | | | | ······································ | | | <b>.</b> | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | | | | | | | | | | | | | | | | REV STATU<br>OF SHEETS | | | | REV | <b>J</b> | | | | | | | | | | | | | | | | | | | | | | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | RED BY | | | | | DI | epens | | | | S SU | | | rer | | | | STAND:<br>MIL: | | | | _ | ED BY | | | · | <del></del> | | | | ATTU | , U | HIO | 4544 | | | | | | | WIN | | | | TH RIC | CE | | | | | | | | | | | | | | | | THIS DRAWIN | | | | APPRO | VED 81 | , | | | | | | | | | IORY<br>RAMM | | | | CMO | s | | FOR USE BY A<br>AND AGENT<br>DEPARTMEN | CIES O | F THE | | | EL FRI | | | | | | | | | | SI | | | 010 | | | | DEPARTMEN | i Or D | EFENSE | • | | | | | | | | | | | | | | | | | | | AMSC N/A | | | | DKAWI | NG APE | -04-21 | | | | SIZI | | CACI | E COI | | 506 | | 4510 | | | | | | | | | REVIS | ION LE | | | | | A | 2 | | 726 | | 296 | 2-9 | 43TC | ,<br> | | | | | | | | | | | | | | SHE | ET | 1 | l | | OF | 20 | | | | | | DESC FORM 193 | .= | | | | | | | | | | | | | | | | | | | | JUL 91 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. 5962-E059-94 **■ 9004708 0007647 379 ■** #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | Circuit function | f <sub>MAX3</sub> | |-------------|----------------|-------------------|-------------------| | 01 | 7c335 | 12 macrocell EPLD | 50 MHz | | 02 | 7c335 | 12 macrocell EPLD | 66 MHz | | 03 | 7 <b>c33</b> 5 | 12 macrocell EPLD | 83 MHz | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 Q or V Certification and qualification to MIL-1-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | <u>Descriptive designator</u> | <u>Terminals</u> | <u>Package style</u> | |----------------|-------------------------------|------------------|---------------------------------| | x | CD1P3-T28 or GD1P4-T28 | 28 | Dual-in-line package 1/ | | Y | GQCC1-J28 | 28 | "J" lead chip carrier 1/ | | Ž | CQCC1-N28 | 28 | Square leadless chip carrier 1/ | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. 1/ Lid shall be transparent to permit ultraviolet light erasure. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-94510 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 2 | DESC FORM 193A JUL 91 9004708 0007648 205 1.3 Absolute maximum ratings. 2/3/ -0.5 V dc to +7.0 V dc -2.0 V dc to +7.0 V dc 4/ -0.5 V dc to +7.0 V dc 4/ 12 mA Output sink current .......... See MIL-STD-1835 Thermal resistance, junction-to-case $(\theta_{JC})$ . . . . . . . . . . . . 1.1 W +175°C +300°C 10 years (minimum) 25 erase/write cycles (minimum) 1.4 Recommended operating conditions. 4.5 V dc to 5.5 V dc maximum 0.0 V dc 2.2 V dc minimum 0.8 V dc maximum -55°C to +125°C 1.5 Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing 6/ percent logic tests (MIL-STD-883, test method 5012) . . . . . . . . . 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** MILITARY Integrated Circuits, Manufacturing, General Specification for. MIL-I-38535 **STANDARDS** MILITARY Test Methods and Procedures for Microelectronics. Configuration Management. MIL-STD-883 MIL-STD-973 - Microcircuit Case Outlines. MIL-STD-1835 2/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 3/ All voltages referenced to $V_{SS}$ . 4/ Minimum voltage is -0.6 V dc which may undershoot to -2.0 V dc for pulses of less than 20 ns. Maximum output pin voltage is $V_{CC}$ +0.75 V dc which may overshoot to +7.0 V dc for pulses of less than 20 ns. 5/ Must withstand the added P<sub>n</sub> due to short circuit test; e.g., $I_{OS}$ . 6/ Values will be added when they become available. 5962-94510 SIZE STANDARDI ZED MILITARY DRAWING A DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SHEET REVISION LEVEL DESC FORM 193A JUL 91 # 9004708 0007649 141 BULLETIN MILITARY MIL-BUL-103 - List of Standardized Military Drawings (SMD's). HANDBOOK **MILITARY** MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 Non-Government publications. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table(s). - 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in screening (see 4.2 herein) or quality conformance inspection group A, C, D, or E (see 4.4 herein), the devices shall be programmed by the manufacturer prior to test with a minimum of 50 percent of the total number of gates programmed or to any altered item drawing pattern which includes at least 25 percent of the total number of gates programmed. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>4 | DESC FORM 193A JUL 91 9004708 0007650 963 - 3.2.3.2 <u>Programmed devices</u>. The requirements for supplying programmed devices shall be as specified by an attached item drawing. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit will be provided when RHA product becomes available. - 3.2.5 Logic block diagram. The logic diagram shall be as specified on figure 2. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535. - 3.6 <u>Processing EPLDS</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.6.1 <u>Erasure of EPLDS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.6. - 3.6.2 <u>Programmability of EPLDS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.7. - 3.6.3 <u>Verification of erasure or programmed EPLDS</u>. When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.7 <u>Processing options</u>. Since the device is capable of being programmed by either the manufacturer or the user to result in a wide variety of configurations; two processing options are provided for selection in the contract. - 3.7.1 <u>Unprogrammed device delivered to the user</u>. All testing shall be verified through group A testing as defined in 3.2.3.1 and table IIA. It is recommended that users perform subgroups 7 and 9 after programming to verify the specific program configuration. - 3.7.2 <u>Manufacturer programmed device delivered to the user</u>. All testing requirements and quality assurance provisions herein, including the requirements of the altered item drawing, shall be satisfied by the manufacturer prior to delivery. - 3.8 <u>Certificate of compliance</u>. For device class N, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.9 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.10 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>5 | 9004708 0007651 8TT **=** | Test | Symbol | Conditions | Group A | Device | | | Unit | |------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|-----|----------------|------| | | | $V_{SS} = 0 \text{ V}$ $4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ $-55^{\circ}\text{C} \leq \text{I}_{C} \leq +125^{\circ}\text{C}$ unless otherwise specified | subgroups | types | Min | Max | | | High level output<br>voltage | VOH | $v_{CC} = 4.5 \text{ V}, v_{IL} = 0.8 \text{ V}$ $I_{O} = -2.0 \text{ mA}, v_{IH} = 2.2 \text{ V}$ | 1, 2, 3 | ALL | 2.4 | | v | | Low level output<br>voltage | VOL | $V_{CC} = 4.5 \text{ V}, V_{IL} = 0.8 \text{ V}$<br>$I_{O} = 8.0 \text{ mA}, V_{IH} = 2.2 \text{ V}$ | 1, 2, 3 | All | | 0.5 | ٧ | | High impedance output<br>leakage current | I <sub>OZ</sub> | V <sub>CC</sub> = 5.5 V | 1, 2, 3 | All | -40 | 40 | μΑ | | High level input<br>current | IIH | V <sub>IN</sub> = 5.5 V | 1, 2, 3 | ALL | | 10 | μΑ | | Low level input current | 111 | V <sub>IN</sub> = GND | 1, 2, 3 | ALL | -10 | | μΑ | | Supply current | Icc | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = GND<br>Outputs open | 1, 2, 3 | All | | 160 | mA | | Output short circuit current 1/2/ | <sup>I</sup> os | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0.5 V | 1, 2, 3 | All | -30 | -90 | mA | | nput capacitance <u>2</u> / | cI | $V_{I}$ = 2.0 V, $V_{CC}$ = 5.0 V<br>$T_{A}$ = +25°C, f = 1.0 MHz<br>see 4.4.1e | 4 | All | | 10 | pF | | output capacitance <u>2</u> / | c <sub>o</sub> | V <sub>O</sub> = 2.0 V, V <sub>CC</sub> = 5.0 V<br>T <sub>A</sub> = +25°C, f = 1.0 MHz<br>see 4.4.1e | 4 | ALL | | 10 | pF | | unctional tests | | see 4.4.1c | 7,8A,8B | All | | | | | nput to output<br>propagation delay | <sup>t</sup> PD | V <sub>CC</sub> = 4.5 V, C <sub>L</sub> = 50 pF<br>See figures 3 and 4<br>(circuit A) 3/ | 9, 10, 11 | 01<br>02<br>03 | | 25<br>20<br>20 | ns | | nput to output enable | t <sub>EA</sub> | | 9, 10, 11 | 01 | | 25 | | See footnotes at end of table. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-94510 | |-----------------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 6 | DESC FORM 193A JUL 91 9004708 0007652 736 | | Symbol | Conditions | Group A | Device | L | imit <u>s</u> | Unit | |-------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|----------|---------------|----------------------------| | | | $V_{SS} = 0 \text{ V}$ $4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ $-55^{\circ}\text{C} \leq T_{C} \leq +125^{\circ}\text{C}$ unless otherwise specified | subgroups | types | Min | Max | | | Input to output disable | t <sub>FR</sub> | <br> V <sub>CC</sub> = 4.5 V, c <sub>L</sub> = 50 pF<br> See figures 3 and 4 | <br> 9, 10, 11 | 01 | | 25 | ns | | <u>2</u> / <u>4</u> / | | Sēē figures 3 ānd 4<br> (circuit A) <u>3</u> /<br> | | 02<br>03 | | 20 | | | Input registered mode par | rameters | | | | <u> </u> | | | | Input and output clock | <br> t <sub>wH</sub> | <br> V <sub>CC</sub> = 4.5 V, C <sub>L</sub> = 50 pF<br> See figures 3 and 4 | 9, 10, 11 | 01 | 8 | | ns | | width high <u>2</u> / | <b>"</b> " | See figures 3 and 4<br> (circuit A) <u>3</u> / | | <br> 02 | 6 | | | | | 1 | _ | | 03 | 5 | | | | Input and output clock | <br> t <sub>WL</sub> | 1 | 9, 10, 11 | 01 | 8 | | | | width low <u>2</u> / | <b>"</b> " | | | 02 | 6 | | | | | İ<br>İ | | | 03 | 5 | | | | Input or feedback set-up<br>time to input clock | t <sub>IS</sub> | | 9, 10, 11 | All | 3 | | | | Input register hold<br>time from input clock<br><u>2</u> / | t <sub>IH</sub> | | 9, 10, 11 | ALL | 3 | | <del> </del><br> <br> <br> | | Input register clock to | tree | †<br> | 9, 10, 11 | 01 | | 25 | | | output delay | 100 | | | 02 | | 23 | | | | | | | 03 | | 23 | | | Output data stable time from input clock 2/ | <sup>t</sup> IOH | | 9, 10, 11 | ALL | 3 | | | | Output data stable from input clock minus input register hold time 2/5/ | t <sub>IOH</sub> -t <sub>IH</sub> | †<br> <br> -<br> | 9, 10, 11 | ALL | 0 | | <del> </del><br> <br> <br> | | Pin 14 enable to output | t <sub>P7X</sub> | | 9, 10, 11 | 01 | <u> </u> | 20 | | | enabled <u>2/4/</u> | | | | 02 | <u> </u> | 15 | | | | | ! | | 03 | | 15 | 1 | 9004708 0007653 672 | Test . | Symbol Conditions | | Group A | Device | Limits | | Unit | |--------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-------------|----------|----------------| | | | $V_{SS} = 0 \text{ V}$ $4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ $-55^{\circ}\text{C} \leq 1_{C} \leq +125^{\circ}\text{C}$ unless otherwise specified | subgroups | types | Min | Мах | | | oin 14 disable to output | t <sub>PXZ</sub> | V <sub>CC</sub> = 4.5 V, C <sub>L</sub> = 50 pF<br>See figures 3 and 4 | 9, 10, 11 | 01 | | 20 | ns | | disabled <u>2/4/</u> | | (circuit A) 3/ | | 02 | | 15<br>15 | | | Maximum frequency of two devices in input | f <sub>MAX1</sub> | | 9, 10, 11 | _ 01 | 35,7 | | MHZ | | registered mode<br>lowest of 1/t <sub>ICO</sub> +t <sub>IS</sub> or | <u> </u> | | | 02 | 38.4 | | <del>- </del> | | 1/t <sub>WL</sub> +t <sub>WH</sub> <u>2</u> / | | <u> </u> | | - 03 | 36.4 | | + | | Maximum frequency data<br>path in input | f <sub>MAX2</sub> | | 9, 10, 11 | 01 | 43.4 | | + | | registered mode<br>lowest of 1/t <sub>ICO</sub> or<br>1/t <sub>WL</sub> +t <sub>WH</sub> or 1/t <sub>IS</sub> +t <sub>IH</sub> | | -<br> 5 | | 03 | 43.4 | | | | Input clock to output enabled | <sup>t</sup> ICEA | | 9, 10, 11 | 01 | | 25 | ns | | <u>2</u> / <u>4</u> / | | | | 02 | | 20 | <u> </u> | | Input clock to output | tICER | | 9, 10, 11 | 01 | | 25 | - | | <u>2</u> / <u>4</u> / | | | | 02<br>03 | | 20<br>20 | | | Output registered mode p | arameter | 3 | | | | - | | | Output clock to output | tCEA | V <sub>CC</sub> = 4.5 V, C <sub>L</sub> = 50 pF<br>See figures 3 and 4 | 9, 10, 11 | 01 | | 25 | ns | | enabled<br><u>2</u> / <u>4</u> / | | (circuit A) 3/ | | 02 | | 20 | | | Output clock to output | tCER | | 9, 10, 11 | 01 | | 25 | ns | | disabled<br><u>2</u> / <u>4</u> / | ļ | | | 02<br>03 | | 20<br>20 | 1 | | Output register | ts | + | 9, 10, 11 | 01 | 15 | | <del> </del> | | input set-up time to<br>output clock | S | | | 02 | 12 | | _ | | | <u> </u> | | | 03 | 10 | | | | See footnotes at end of | table. | | | | | | | | MILI | ANDARDI<br>TARY DE | AWING | SIZE | | · · · · · · | | 5962-94510 | | | | SUPPLY CENTER 45444 | | PEUT | SION LE | VRT. | SHEET | 9004708 0007654 509 📟 | Test ' | Symbol | Conditions | Group A | Device | Limits | | Unit | | |----------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|--------|----------|------|--| | | | $V_{SS} = 0 \text{ V}$ $4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ $-55^{\circ}\text{C} \leq \text{T}_{C} \leq +125^{\circ}\text{C}$ unless otherwise specified | subgroups | types | Min | Max | | | | Output register input<br>hold time from output<br>clock | t <sub>H</sub> | V <sub>CC</sub> = 4.5 V, C <sub>L</sub> = 50 pF<br>See figures 3 and 4<br>(circuit A) 3/ | 9, 10, 11 | All | 0 | | ns | | | Output register clock | t <sub>co</sub> | | 9, 10, 11 | 01 | | 15 | 4 | | | to output delay | | | | 02 | | 12 | + | | | | | | | 03 | | | _ | | | Output register clock or | t <sub>CO2</sub> | | 9, 10, 11 | 01 | | 30 | - | | | latch enable to combinatorial output | | | | 02 | | 23 | + | | | delay <u>2</u> / | | | 4 | 03 | | 22 | _ | | | Output data stable time from output clock 2/ | <sup>t</sup> oH | | 9, 10, 11 | ALL | 2 | | | | | Output data stable time from output clock | t <sub>OH2</sub> | | 9, 10, 11 | ALL | 3 | | | | | Output data stable time<br>from output clock<br>minus input register<br>hold time 2/5/ | tOH2 <sup>-t</sup> IH | | 9, 10, 11 | All | 0 | | | | | Maximum frequency with | f <sub>MAX3</sub> | | 9, 10, 11 | 01 | 50,0 | | MHz | | | internal feedback in<br>output registered mode | | | MAAS | | | 02 | 66.6 | | | <u>2</u> / | <u> </u> | | | 03 | 83.3 | <u> </u> | | | | Maximum frequency of 2 | f <sub>MAX4</sub> | | 9, 10, 11 | 01 | 33.3 | | | | | devices in output registered mode | HAA4 | | | 02 | 41.6 | | | | | 2/ | | | | 03 | 47.6 | <u> </u> | | | | Maximum frequency data | f <sub>MAX5</sub> | | 9, 10, 11 | 01 | 62.5 | | | | | path in output registered mode 2/ | MAAS | | | 02 | 83.3 | | | | | registered mode <u>2</u> / | 1 | | | 03 | 90.9 | | | | REVISION LEVEL SHEET DESC FORM 193A JUL 91 DAYTON, OHIO 45444 | Test | Symbol | Conditions | Group A<br>subgroups | Device | Limits | | Unit | |----------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|--------|-----|------| | | 4.5<br>-55'<br>unless of | $V_{SS} = 0 \text{ V}$ $4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ $-55^{\circ}\text{C} \leq T_{C}^{c} \leq +125^{\circ}\text{C}$ unless otherwise specified | subgroups | types | Min | Max | | | Pipelined mode paramete | rs | | | • | | | • | | Input clock to Output<br>clock | t <sub>cos</sub> | V <sub>CC</sub> = 4.5 V, C <sub>L</sub> = 50 pF<br>See figures 3 and 4 | 9, 10, 11 | 01 | 20 | | ns | | | | (circuit A) 3/ | | _02 | 15 | | | | | <u> </u> | 1 | | 03 | 12 | | | | Maximum frequency | f <sub>MAX6</sub> | | 9, 10, 11 | 01 | 50.0 | | MHZ | | pipelined mode <u>2</u> / | | | | 02 | 66.6 | | | | | | | | 03 | 83.3 | | | | Maximum frequency of 2 | f <sub>MAX7</sub> | | 9, 10, 11 | 01 | 50.0 | | T | | devices in pipelined mode $\frac{2}{}$ | | | | 02 | 66.6 | | T | | | <u> </u> | | | 03 | 71.4 | | 7 | | Power-up reset time<br><u>2</u> / <u>6</u> / | t <sub>POR</sub> | | 9, 10, 11 | ALL | 0 | 1 | μs | <sup>1/</sup> For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. 2/ Tested initially and after any design or process changes that may affect that parameter, and therefore shall be guaranteed to the limits specified in table I. 3/ AC tests are performed with input rise and fall times of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load in figure 3A unless otherwise noted. 4/ See figure 3 test load B. 5/ This specification gurantees interface compatability with other members of the device family. This specification is met for the devices operating at the same ambient temperature and at the same power supply voltage. 6/ This device has been designed with the capability to reset during system power-up. Following power-up, the input and output registers will be reset to a logic low state. The output state will depend on how the array is programmed. - 3.11 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.12 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-I-38535, appendix A). - 3.13 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitor. This reprogrammability test shall be done only for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but will guarantee the number of program/erase endurance cycles listed in section 1.3 herein. The vendor's procedure shall be under document control and shall be made available upon request. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-94510 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>10 | DESC FORM 193A JUL 91 9004708 0007656 381 | Device types | att | |-----------------|----------------------------------| | Case outlines | X, Y, and Z | | Terminal number | Terminal symbol | | 1 | CLK <sub>1</sub> | | 2 | I <sub>O</sub> /CLK <sub>2</sub> | | 3 | I <sub>1</sub> /CLK <sub>3</sub> | | 4 | 12 | | 5 | 13 | | 6 | 14 | | 7 | I <sub>5</sub> | | 8 | v <sub>ss</sub> | | 9 | 16 | | 10 | <sup>1</sup> 7 | | 11 | <sup>I</sup> 8 | | 12 | 19 | | 13 | <sup>1</sup> 10 | | 14 | OE/1 <sub>11</sub> | | 15 | 1/0 <sub>11</sub> | | 16 | 1/0 <sub>10</sub> | | 17 | 1/09 | | 18 | 1/08 | | 19 | 1/07 | | 20 | 1/06 | | 21 | v <sub>ss</sub> | | 22 | v <sub>cc</sub> | | 23 | 1/05 | | 24 | 1/04 | | 25 | 1/03 | | 26 | 1/02 | | 27 | 1/01 | | 28 | 1/00 | FIGURE 1. <u>Terminal connections</u>. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-94510 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>11 | 9004708 0007657 218 == | | | | · · · · · · · · · · · · · · · · · · · | | Tru | th tabl | e | | | | | | |------------------|------------|----------------------------------|---------------------------------------|------|------|---------|----------------|------|----------------|------|-----------------|-------------------| | | Input pins | | | | | | | | | | | | | CLK <sub>1</sub> | IO/CLK2 | I <sub>1</sub> /CLK <sub>3</sub> | I <sub>2</sub> | 13 | 14 | 15 | 1 <sub>6</sub> | 17 | 1 <sub>8</sub> | 19 | I <sub>10</sub> | Œ/1 <sub>11</sub> | | X | Х | Х | Х | х | x | х | х | х | х | х | Х | x | | | | | | | Out | put pin | s | - | | | - | | | 1/011 | 1/010 | 1/09 | 1/08 | 1/07 | 1/06 | 1/05 | 1/04 | 1/03 | 1/02 | 1/01 | 1/00 | | | Z | Z | 2 | Z | Z | Z | Z | Z | 2 | Z | Z | Z | | NOTES: 1. Z = High impedance. 2. X = Don't care. FIGURE 2. <u>Truth table (unprogrammed)</u>. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-94510 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>12 | DESC FORM 193A JUL 91 9004708 0007658 154 📟 Circuit B NOTE: Including scope and jig (minimum values). Input pulses ## AC test conditions | Input pulse levels | GND to 3.0 V | |-------------------------------|--------------| | Input rise and fall levels | ≤ 3 ns | | Input timing reference levels | 1.5 V | | Output reference levels | 1.5 V | FIGURE 3. Output load circuits and test conditions. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-94510 | |---------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET | DESC FORM 193A JUL 91 9004708 0007659 090 FIGURE 4. Timing waveforms. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>14 | 9004708 0007660 802 7.14 <u>Pata retention</u>. A drta retention stress test shall be completed as part of the vendor's reliability process. This test shall be done initially and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but will guarantee the number of years listed in section 1.3 herein. The vendors procedure shall be under document control and shall be made available upon request. Data retention capability shall be guaranteed over the full military temperature range. #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. #### 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. Prior to burn-in, the devices shall be programmed (see 4.7 herein) with a checkerboard pattern or equivalent (manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern). The pattern shall be read before and after burn-in. Devices having bits not in the proper state after burn-in shall constitute a device failure and shall be included in the Percent Defective Allowable (PDA) calculation and shall be removed from the lot. The manufacturer as an option may use built-in test circuitry by testing the entire lot to verify programmability and AC performance without programming the user array. - c. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in for device class M (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - d. Interim and final electrical parameters shall be as specified in table IIA herein. ## 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-1-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-1-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. - 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>15 | DESC FORM 193A JUL 91 9004708 0007661 749 ## 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7, 8A, and 8B tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC standard number 17 may be used for reference. - e. Subgroup 4 ( $C_{\rm I}$ and $C_{\rm O}$ measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - f. Devices shall be tested for programmability and ac performance compliance to the requirements of Group A, subgroups 9, 10, and 11. Either of two techniques is acceptable: - (1) Testing the lot using additional built-in test circuitry which allows the manufacturer to verify programmability and ac performance without programming the user array. If this is done, the resulting test patterns shall be verified on all devices during subgroups 9, 10, and 11, group A testing per the sampling plan specified in MIL-STD-883, method 5005. - (2) If such compliance cannot be tested on an unprogrammed device, a sample shall be selected to satisfy programmability requirements prior to performing subgroups 9, 10, and 11. Twelve devices shall be submitted to programming (see 3.2.4.1). If any device fails to program, the lot shall be rejected. At the manufacturers option, the sample may be increased to 24 total devices with no more than one total device failures allowable. Ten devices from the programmability sample shall be submitted to the requirements of group A, subgroup 9, 10, and 11. If any device fails, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more than two total device failures allowable. After completion of all testing, the devices shall be erased and verified except devices submitted to groups C and D testing. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. | STANDARDIZED MILITARY DRAWING DEFENSE FLECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-94510 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>16 | DESC FORM 193A JUL 91 # TABLE IIA. <u>Electrical test requirements</u> 1/2/3/4/5/6/7/ | Line | <br> <br> Test | Subgroups (in accordance with MIL-STD-883, method 5005, table I) | Subgr<br>(in accord<br>MIL-I-38535, | ance with | |------|-----------------------------------------------|------------------------------------------------------------------|-------------------------------------|----------------------------------------| | no. | requirements | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9 | | 2 | Static burn-in I and<br>II (method 1015) | Not<br>required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*,7* A | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* A | | 6 | Final electrical parameters | <br> 1*,2,3,7*,<br> 8A,8B,9,10,<br> 11 | 1*,2,3,7*,<br> 8A,8B,9,10,<br> 11 | <br> 1*,2,3,7*,<br> 8A,8B,9,<br> 10,11 | | 7 | Group A test<br>requirements | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10, | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | | 8 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B A | 1,2,3,7,<br>8A,8B,9,<br>10,11 Δ | | 9 | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B | 2,3,<br> 8A,8B | 2,3,<br>8A,8B | | 10 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | - 1/ Blank spaces indicate tests are not applicable. - 2/ Any or all subgroups may be combined when using high-speed testers.3/ Subgroups 7 and 8 functional tests shall verify the truth table. - $\frac{7}{4}$ \* indicates PDA applies to subgroup 1 and 7. - $\frac{5}{2}$ \*\* see 4.4.1e. - $\overline{\underline{6}}$ / $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). - 7/ See 4.4.1d. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>17 | DESC FORM 193A JUL 91 # 9004708 0007663 511 📟 - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table 11A herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table II herein. - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. TABLE IIB. <u>Delta limits at +25°C</u>. | Parameter <u>1</u> / | Device types | |----------------------|---------------------------------------| | | ALL | | IIL | ±1% of specified limit in table 1. | | IIH | ±1% of specified<br>limit in table I. | - 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. - 4.5 <u>Delta measurements for device classes Q and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. - 4.6 Erasing procedure. The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2,537 Angstroms ( $\ddot{a}$ ). The integrated dose (i.e., ultraviolet intensity times exposure time) for erasure should be minimum of 15 Ws/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12,000 $\mu$ W/cm<sup>2</sup> power rating. The device should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7,258 Ws/cm<sup>2</sup> (1 week at 12,000 $\mu$ W/cm<sup>2</sup>). Exposure of the device to high intensity ultraviolet light for long periods may cause permanent damage. - 4.7 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V. - 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>18 | DESC FORM 193A JUL 91 **■ 9004708 0007664 458 ■** - 6.1.2 Subchitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-I-38535, MIL-STD-1331, and as follows: | C., Co | | | | | | | | Input and bidirectional output, terminal-to-GND capacitance | |------------------------|--|--|--|---|---|--|--|----------------------------------------------------------------------------------------------| | GND | | | | | | | | Input and bidirectional output, terminal-to-GND capacitance<br>Ground zero voltage potential | | Icc | | | | - | - | | | Supply current | | I | | | | | | | | Supply current Input load current Case temperature | | T <sub>C</sub> | | | | | | | | Case temperature | | T. | | | | | | | | Ambient temperature | | ٧, | | | | | | | | Positive supply voltage | | v <sub>CC</sub><br>o/v | | | | | | | | Latch-up over-voltage | 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. ## 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|----------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE FROM<br>H TO L | | _///// | CHANGE FROM<br>L TO H | WILL CHANGE FROM<br>L TO H | | XXXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | $\longrightarrow$ | | HIGH<br>IMPEDANCE | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>19 | DESC FORM 193A JUL 91 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to upgraded military product from one class level to another, the benefits of the original unique PIN. By the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | | Example PIN | Manufacturing source listing | Document<br>listing | |--------------------------------------------------------------------|------------------------|------------------------------|---------------------| | Military documentation format | under new system | Source Crocking | 407 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | Drawings New 1.2.1 of MIL-STD-883 Standardized Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | ## 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.8 herein) to DESC-EC and have agreed to this drawing. - 6.7.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.8 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-94510 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 20 | DESC FORM 193A JUL 91