

#### **FEATURES**

- Advanced One Time Programmable (OTP) PLL design
- Programmable PLL or direct oscillation operation
- Very low Jitter and Phase Noise (30-70ps Pk-Pk typical)
- Output Frequency up to
  - o 65MHz @ 1.8V operation
  - 9/MHz @ 2.5V operation
  - o 125MHz @ 3.3V operation
- Reference Input Frequency: 1MHz to 200MHz
- Accepts >0.1V reference signal input voltage
- Low current consumption, <10µA when PDB is activated
- One programmable I/O pin can be configured as Output Enable (OE), Frequency Switching (FSEL), or Power Down (PDB) input.
- Disabled outputs programmable as HiZ or Active Low.
- Single 1.8V, 2.5V, or  $3.3V \pm 10\%$  power supply
- Operating temperature range from 0°C to 70°C
- Available in 6-pin SOT23 & DFN GREEN/RoHS Compliant packages

#### **DESCRIPTION**

The PL611s-27 is a general purpose frequency synthesizer and a member of PhaseLink's PicoPLL product family. Designed to fit in a small 6-pin DFN, or 6-pin SOT package for high performance applications, the PL611s-27 offers very low phase noise, jitter, and power consumption, while offering 2 clock outputs. The Frequency Switching (FSEL) capability of PL611s-27 allows for programming two sets of frequencies, while the power down feature of PL611s-27, when activated, allows the IC to consume less than 10µA of power. PL611s-27's programming flexibility allows generating any output using a Reference input signal.

#### **PACKAGE PIN CONFIGURATION**



DFN-6L (2.0mmx1.3mmx0.6mm)



#### **BLOCK DIAGRAM**





# $\textcolor{red}{\text{(Preliminary)}} PL611s \textbf{-} 27 \\ \textbf{1.8V to 3.3V PicoPLL}^{\text{TM}} \ \textbf{Programmable Clock}$

#### **KEY PROGRAMMING PARAMETERS**

| CLK<br>Output Frequency                                                               | Output Drive Strength                                                    | Programmable<br>Input/Output                                                                                        |
|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| FOUT = FREF * M / (R * P)  Where M = 11 bit  R = 8 bit                                | Three optional drive strengths to choose from:                           | One output pin can be configured as:                                                                                |
| P = 5 bit<br>CLK0 = Fout, Fref or Fref / (2*P)<br>CLK1 = Fref, Fref/2, CLK0 or CLK0/2 | <ul><li>Low: 4mA</li><li>Std: 8mA (default)</li><li>High: 16mA</li></ul> | <ul> <li>OE - input</li> <li>PDB - input</li> <li>FSEL - input</li> <li>HiZ or Active Low disabled state</li> </ul> |

#### **PACKAGE PIN ASSIGNMENT**

|                     | Pin Assi    | gnment      |      |                                                                                                                                                                                                                                                                                                                 |               |                       |                     |               |
|---------------------|-------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------|---------------------|---------------|
| Name                | DFN<br>Pin# | SOT<br>Pin# | Type | Des                                                                                                                                                                                                                                                                                                             | cription      |                       |                     |               |
| CLK1                | 2           | 1           | 0    | Prog                                                                                                                                                                                                                                                                                                            | rammable Cl   | ock Output            |                     |               |
| GND                 | 3           | 2           | Р    | GND                                                                                                                                                                                                                                                                                                             | connection    |                       |                     |               |
| FIN                 | 1           | 3           | I    | Refe                                                                                                                                                                                                                                                                                                            | rence input p | oin                   |                     |               |
| OE,<br>PDB,<br>FSEL | 6           | 4           | I    | This programmable I/O pin can be configured as an Output Enable (OE) input, Power Down (PDB) input or Frequency Switching (FSEL) input. This pin has an internal 60KΩ pull up resistor.  The OE and PDB features can be programmed to allow the output to float (Hi Z), or to operate in the 'Active low' mode. |               |                       | (FSEL) input. This  |               |
|                     |             |             |      |                                                                                                                                                                                                                                                                                                                 | State<br>0    | <b>OE</b> Disable CLK | PDB Power Down Mode | Frequency '2' |
|                     |             |             |      |                                                                                                                                                                                                                                                                                                                 | 1 (default)   | Normal mode           | Normal mode         | Frequency '1' |
|                     |             |             |      |                                                                                                                                                                                                                                                                                                                 | i (uciduit)   | Normal mode           | Normal mode         | Trequency I   |
| VDD                 | 5           | 5           | Р    | VDD connection                                                                                                                                                                                                                                                                                                  |               |                       |                     |               |
| CLK0                | 4           | 6           | 0    | Programmable Clock Output                                                                                                                                                                                                                                                                                       |               |                       |                     |               |

#### **OE AND PDB FUNCTION DESCRIPTION**

| OE  | PDB | Osc. | PLL | CLK0              | CLK1              |
|-----|-----|------|-----|-------------------|-------------------|
| 1   | N/A | On   | On  | On                | On                |
| 0   | N/A | On   | Off | HiZ or Active Low | On                |
| N/A | 1   | On   | On  | On                | On                |
| N/A | 0   | Off  | Off | HiZ or Active Low | HiZ or Active Low |

Note: HiZ or Active Low states are programmable functions and will be set per request.



#### **FUNCTIONAL DESCRIPTION**

PL611s-27 is a highly featured, very flexible, advanced programmable PLL design for high performance, low-power, small form-factor applications. The PL611s-27 accepts a reference clock input of 1MHz to 200MHz and is capable of producing two outputs up to 55MHz. This flexible design allows the PL611s-27 to deliver any PLL generated frequency, FREF (Ref Clk) frequency or FREF /(2\*P) to CLK0 and/or CLK1. Some of the design features of the PL611s-27 are mentioned below:

#### **PLL Programming**

The PLL in the PL611s-27 is fully programmable. The PLL is equipped with an 8-bit input frequency divider (R-Counter), and an 11-bit VCO frequency feedback loop divider (M-Counter). The output of the PLL is transferred to a 5-bit post VCO divider (P-Counter). The output frequency is determined by the following formula [FOUT = FREF \* M / (R \* P)].

#### **Clock Output (CLK0)**

CLK0 is the main clock output. The output of CLK0 can be configured as the PLL output  $(F_{VCO}/(2^*P))$ , FREF (Ref Clk Frequency) output, or FREF/ $(2^*P)$  output. The output drive level can be programmed to Low Drive (4mA), Standard Drive (8mA) or High Drive (16mA). The maximum output frequency is 125MHz.

#### **Clock Output (CLK1)**

The CLK1 feature allows the PL611s-27 to have an additional clock output. This output can be programmed to one of the following:

FREF - Reference (Ref Clk) Frequency FREF / 2 CLK0 CLK0 / 2

When using the OE function CLK1 will remain "Always On" and will not be disabled when OE is pulled low. When using the PDB function CLK1 will be disabled along with CLK0. The output drive level can be programmed to Low Drive (4mA), Standard Drive (8mA) or High Drive (16mA). The maximum output frequency is 125MHz.

#### **Output Enable (OE)**

The Output Enable feature allows the user to enable and disable the clock output(s) by toggling the OE pin. The OE pin incorporates a  $60k\Omega$  pull up resistor giving a default condition of logic "1".

The OE feature can be programmed to allow the output to float (Hi Z), or to operate in the 'Active low' mode.

#### **Power-Down Control (PDB)**

The Power Down (PDB) feature allows the user to put the PL611s-27 into "Sleep Mode". When activated (logic '0'), PDB 'Disables the PLL, the oscillator circuitry, counters, and all other active circuitry. In Power Down mode the IC consumes <10 $\mu$ A of power. The PDB pin incorporates a 60k $\Omega$  pull up resistor giving a default condition of logic "1".

The PDB feature can be programmed to allow the output to float (Hi Z), or to operate in the 'Active low' mode.

#### Frequency Select (FSEL)

The Frequency Select (FSEL) feature allows the PL611s-27 to switch between two pre-programmed outputs allowing the device "On the Fly" frequency switching. The FSEL pin incorporates a  $60k\Omega$  pull up resistor giving a default condition of logic "1".



# ELECTRICAL SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS

| PARAMETERS                            | SYMBOL   | MIN. | MAX.                 | UNITS |
|---------------------------------------|----------|------|----------------------|-------|
| Supply Voltage Range                  | $V_{DD}$ | -0.5 | 7                    | V     |
| Input Voltage Range                   | VI       | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Output Voltage Range                  | Vo       | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Soldering Temperature (Green package) |          |      | 260                  | °C    |
| Data Retention @ 85°C                 |          | 10   |                      | Year  |
| Storage Temperature                   | Ts       | -65  | 150                  | °C    |
| Ambient Operating Temperature*        |          | -40  | 85                   | °C    |

Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. \*Operating temperature is guaranteed by design. Parts are tested to commercial grade only.

#### **AC SPECIFICATIONS**

| PARAMETERS                                                | CONDITIONS                                                                  | MIN. | TYP. | MAX.            | UNITS |
|-----------------------------------------------------------|-----------------------------------------------------------------------------|------|------|-----------------|-------|
|                                                           | @ V <sub>DD</sub> =3.3V                                                     |      |      | 200             |       |
| Input (FIN) Frequency                                     | @ V <sub>DD</sub> =2.5V                                                     | 1    |      | 166             | MHz   |
|                                                           | @ V <sub>DD</sub> =1.8V                                                     |      |      | 133             |       |
| Input (FIN) Signal Amplitude                              | Internally AC coupled (High Frequency)                                      | 0.9  |      | $V_{DD}$        | Vpp   |
| Input (FIN) Signal Amplitude                              | Internally AC coupled (Low Frequency) 3.3V <50MHz, 2.5V <40MHz, 1.8V <15MHz | 0.1  |      | V <sub>DD</sub> | Vpp   |
|                                                           | @ V <sub>DD</sub> =3.3V                                                     |      |      | 125             | MHz   |
| Output Frequency                                          | @ V <sub>DD</sub> =2.5V                                                     |      |      | 90              | MHz   |
|                                                           | @ V <sub>DD</sub> =1.8V                                                     |      |      | 65              | MHz   |
| Settling Time                                             | At power-up (after V <sub>DD</sub> increases over 1.62V)                    |      |      | 2               | ms    |
| Output Enable Time                                        | OE Function; Ta=25° C, 15pF Load                                            |      |      | 10              | ns    |
| Output Enable Time                                        | PDB Function; Ta=25° C, 15pF Load                                           |      |      | 2               | ms    |
| Output Rise Time                                          | 15pF Load, 10/90% V <sub>DD</sub> , High Drive, 3.3V                        |      | 1.2  | 1.7             | ns    |
| Output Fall Time                                          | 15pF Load, 90/10% V <sub>DD</sub> , High Drive, 3.3V                        |      | 1.2  | 1.7             | ns    |
| Duty Cycle                                                | V <sub>DD</sub> /2                                                          | 45   | 50   | 55              | %     |
| Period Jitter,Pk-to-Pk*<br>(measured from 10,000 samples) | With capacitive decoupling between $V_{\text{DD}}$ and GND.                 |      | 70   |                 | ps    |

<sup>\*</sup> Note: Jitter performance depends on the programming parameters.



# $\qquad \qquad \text{(Preliminary)} PL611s-27 \\ \textbf{1.8V to 3.3V PicoPLL}^{\text{TM}} \ \textbf{Programmable Clock}$

#### **DC SPECIFICATIONS**

| PARAMETERS                                        | SYMBOL           | CONDITIONS                                     | MIN.                  | TYP. | MAX. | UNITS |
|---------------------------------------------------|------------------|------------------------------------------------|-----------------------|------|------|-------|
| Supply Current, Dynamic, with Loaded CMOS Outputs | I <sub>DD</sub>  | @ V <sub>DD</sub> =3.3V, 27MHz,<br>load=15pF   |                       | 5.5  |      | mA    |
| Supply Current, Dynamic, with Loaded CMOS Outputs | I <sub>DD</sub>  | @ V <sub>DD</sub> =2.5V, 27MHz,<br>load=15pF   |                       | 3.8  |      | mA    |
| Supply Current, Dynamic with Loaded CMOS Outputs  | I <sub>DD</sub>  | @ V <sub>DD</sub> =1.8V, 27MHz,<br>load=15pF   |                       | 1.8* |      | mA    |
| Stand By Current, with Loaded Outputs             | IDD              | When PDB=0                                     |                       |      | <10  | μΑ    |
| Operating Voltage                                 | $V_{DD}$         |                                                | 1.62                  |      | 3.63 | V     |
| Output Low Voltage                                | V <sub>OL</sub>  | I <sub>OL</sub> = +4mA Standard Drive          |                       |      | 0.4  | V     |
| Output High Voltage                               | Vон              | Iон = -4mA Standard Drive                      | V <sub>DD</sub> - 0.4 |      |      | V     |
| Output Current, Low Drive                         | Iosp             | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V | 4                     |      |      | mA    |
| Output Current, Standard Drive                    | Iosp             | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V | 8                     |      |      | mA    |
| Output Current, High Drive                        | I <sub>ОНD</sub> | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V | 16                    |      |      | mA    |

<sup>\*</sup> Note: Please contact PhaseLink, if super low-power is required.



#### LAYOUT RECOMMENDATIONS



**DFN-6L Evaluation Board** 

The following guidelines are to assist you with a performance optimized PCB design:

# Signal Integrity and Termination Considerations

- Keep traces short!
- Trace = Inductor. With a capacitive load this equals ringing!
- Long trace = Transmission Line. Without proper termination this will cause reflections ( looks like ringing ).
- Design long traces as "striplines" or "microstrips" with defined impedance.
- Match trace at one side to avoid reflections bouncing back and forth.

# **Decoupling and Power Supply Considerations**

- Place decoupling capacitors as close as possible to the VDD pin(s) to limit noise from the power supply
- Multiple VDD pins should be decoupled separately for best performance.
- Addition of a ferrite bead in series with VDD can help prevent noise from other board sources
- Value of decoupling capacitor is frequency dependant. Typical values to use are  $0.1\mu\text{F}$  for designs using crystals < 50MHz and  $0.01\mu\text{F}$  for designs using crystals > 50MHz.

#### **Typical CMOS termination**

Place Series Resistor as close as possible to CMOS output





#### **Crystal Tuning Circuit**

Series and parallel capacitors used to fine tune the crystal load to the circuit load .



**CST** – Series Capacitor, used to lower circuit load to match crystal load. Raises frequency offset. This can be eliminated by using a crystal with a Cload of equal or greater value than the oscillator.

**CPT** – Parallel Capacitors, Used to raise the circuit load to match the crystal load. Lowers frequency offset.



### PACKAGE DRAWINGS (GREEN PACKAGE COMPLIANT)

#### **SOT23-6L**

| Symbol | Dimension in MM |      |  |  |
|--------|-----------------|------|--|--|
| Symbol | Min.            | Max. |  |  |
| Α      | 1.05            | 1.35 |  |  |
| A1     | 0.05            | 0.15 |  |  |
| A2     | 1.00            | 1.20 |  |  |
| b      | 0.30            | 0.50 |  |  |
| С      | 0.08            | 0.20 |  |  |
| D      | 2.80            | 3.00 |  |  |
| E      | 1.50            | 1.70 |  |  |
| Н      | 2.60            | 3.0  |  |  |
| Ĺ      | 0.35 0.55       |      |  |  |
| е      | 0.95 BSC        |      |  |  |





#### DFN-6L

| Symbol | Dimension in MM |       |  |  |
|--------|-----------------|-------|--|--|
| Symbol | Min.            | Max.  |  |  |
| Α      | 0.50            | 0.60  |  |  |
| A1     | 0.00            | 0.05  |  |  |
| A3     | 0.152           | 0.152 |  |  |
| b      | 0.15            | 0.25  |  |  |
| е      | 0.40BSC         |       |  |  |
| D      | 1.25            | 1.35  |  |  |
| E      | 1.95            | 2.05  |  |  |
| D1     | 0.75            | 0.85  |  |  |
| E1     | 0.95            | 1.05  |  |  |
| L      | 0.20            | 0.30  |  |  |





#### ORDERING INFORMATION (GREEN PACKAGE COMPLIANT)



PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation.

Solder reflow profile available at www.phaselink.com/QA/solderingGreen.pdf