# Reduced Latency DRAM (RLDRAM®) MT49H8M32 - 1 Meg x 32 x 8 banks MT49H16M16 - 2 Meg x 16 x 8 banks For the latest data sheet, refer to Micron's Web site: www.micron.com/products/dram/rldram/ ### **Features** - Organization: 8 Meg x 32, 16 Meg x 16 in 8 banks - Cyclic bank addressing for maximum data bandwidth - Non multiplexed addresses - Non interruptible sequential burst of two (2-bit prefetch) and four (4-bit prefetch) DDR - Up to 600 Mb/sec/pin data rate - Programmable READ latency (RL) of 5-6 - Data valid signal (DVLD) activated as read data is available - Data mask signals (DM0/DM1) to mask first and - · second part of write data burst - IEEE 1149.1 compliant JTAG boundary scan - 2.5V VEXT, 1.8V VDD, 1.8V VDDQ I/O - Pseudo-HSTL 1.8V I/O Supply - · Internal auto precharge - Refresh requirements: 32ms at 95°C case temperature (8K refresh for each bank, 64K refresh command must be issued in total each 32ms) - 144-pin, 11mm x 18.5mm µBGA/FBGA package | Options | Marking | |-----------------------------------------------------------|-----------------| | Clock Cycle Timing | _ | | 3.3ns (300 MHz) | -33 | | 4ns (250 MHz) | -4 | | 5ns (200 MHz) | -5 | | <ul> <li>Configuration</li> </ul> | | | 8 Meg x 32 (1 Meg x 32 x 8 banks) | MT49H8M32 | | 16 Meg x 16 (2 Meg x 16 x 8 banks) | MT49H16M16 | | <ul> <li>Operating temperature range</li> </ul> | | | Commercial:0° to +95°C | None | | Industrial: $T_C = -40^{\circ}C \text{ to } +95^{\circ}C$ | IT | | $T_A = -40$ °C to $85$ °C | | | • Package | | | 144-ball, μBGA | FM | | 144-ball, μBGA (Pb-Free) | $BM^1$ | | 144-ball, FBGA | HŲ | | 144-ball, FBGA (Pb-Free) | $\mathrm{HT^1}$ | | Notes: 1. Contact factory for availabili | ty. | Figure 1: 144-Ball FBGA Table 1: Valid Part Numbers | Part Number | Description | |-----------------|-------------| | MT49H8M32HU-xx | 8 Meg x 32 | | MT49H16M16HU-xx | 16 Meg x 16 | **General Description** The Micron® 256Mb reduced latency DRAM (RLDRAM®) contains 8 banks x32Mb of memory accessible with 32-bit or 16-bit I/Os in a double data rate (DDR) form at where the data is provided and synchronized with a differential echo clock signal. RLDRAM does not require row/column address multiplexing and is optimized for fast random access and high-speed bandwidth. RLDRAM is designed for high bandwidth communication data storage—telecommunications, networking, and cache applications, etc. ### **Table of Contents** | Features | .1 | |----------------------------------------|----| | Options | .1 | | General Description | .1 | | Functional Block Diagrams | .5 | | Ball Assignments and Descriptions | .7 | | Commands | .9 | | Initialization | 12 | | MODE REGISTER SET Command (MRS) | 14 | | Configuration Table | 16 | | Write Basic Information | 16 | | Read Basic Information | 21 | | AUTO REFRESH Command (AREF) | 26 | | EEE 1149.1 Serial Boundary Scan (JTAG) | 27 | | Disabling The JTAG Feature | 27 | | Γest Access Port (TAP) | 27 | | Test Clock (TCK) | 27 | | Test Mode Select (TMS) | 27 | | Test Data-in (TDI) | | | Test Data-out (TDO) | | | Performing A Tap RESET | 28 | | Tap Registers | | | Instruction Register | 28 | | Bypass Register | | | Boundary Scan Register | | | Identification (Id) Register | | | Гар Instruction Set | 30 | | Overview | 30 | | EXTEST | 30 | | IDCODE | 30 | | SAMPLE/PRELOAD | 30 | | BYPASS | 31 | | Reserved for Future Use | 31 | | Electrical Characteristics | 35 | | Recommended DC Operation Ranges | 35 | | Package Dimensions | 39 | ## **List of Figures** | Figure 1: | 144-Ball FBGA | .1 | |------------|-------------------------------------------------------------------|----| | Figure 2: | 8 Meg x 32 | .5 | | Figure 3: | 16 Meg x 16 | .6 | | Figure 4: | Clock Command/Address Timings | | | Figure 5: | Power-Up Sequence | | | Figure 6: | Clock Input. | | | Figure 7: | MODE REGISTER SET | | | Figure 8: | Mode Register Set Timing | | | Figure 9: | Mode Register Bit Map | | | Figure 10: | WRITE Command. | | | Figure 11: | Basic WRITE Burst Timing | | | Figure 12: | WRITE Burst Basic Sequence: BL = 2; WL = 3 | | | Figure 13: | WRITE Burst Basic Sequence: BL = 4; WL = 2 | | | Figure 14: | WRITE Data Mask Timing: BL = 2; WL = 2 | | | Figure 15: | Write Data Mask Timing: BL = 4; WL = 1 | | | Figure 16: | WRITE followed by READ: BL = 4; RL = 5; WL = 1 | | | Figure 17: | READ Command | | | Figure 18: | Basic READ Burst Timing | 22 | | Figure 19: | READ Burst: BL = 2; RL = 5 | | | Figure 20: | READ Burst: BL = 4; RL = 5 | | | Figure 21: | READ followed by WRITE: BL = 2; RL = 5; WL = 2 | | | Figure 22: | READ followed by WRITE: BL = 2; RL = 5; WL = 2 – Interleaved Data | | | Figure 23: | READ followed by WRITE: BL = 4; RL = 5; WL = 1 | 25 | | Figure 24: | READ followed by WRITE: BL = 4; RL = 5; WL = 1 – Interleaved Data | 25 | | Figure 25: | AUTO REFRESH Command | 26 | | Figure 26: | AUTO REFRESH Cycle | | | Figure 27: | TAP Controller State Diagram | | | Figure 28: | TAP Controller Block Diagram | | | Figure 29: | TAP Timing | 31 | | Figure 30: | Output Test Conditions | | | Figure 31: | 144-Ball FBGA | | | Figure 32: | 144-Ball μBGA | | # 256Mb: x16, x32 2.5V VEXT, 1.8V VDD, 1.8V VDDQ, RLDRAM List of Tables ### **List of Tables** | Table 1: | Valid Part Numbers | 1 | |-----------|------------------------------------------------------------|----| | Table 2: | 8 Meg x 32 Ball Assignments (Top View) 144-Ball FBGA | | | Table 3: | 16 Meg x 16 Ball Assignments (Top View) 144-Ball FBGA | | | Table 4: | Ball Descriptions | | | Table 5: | Address Widths at Different Burst Lengths | | | Table 6: | Command Table | 9 | | Table 7: | Description of Commands | 10 | | Table 8: | AC Electrical Characteristics | 11 | | Table 9: | Clock Input Operating Conditions | 13 | | Table 10: | RLDRAM Configuration Table | 16 | | Table 12: | Timing Parameters | 22 | | Table 13: | TAP AC Electrical Characteristics | | | Table 14: | TAP DC Electrical Characteristics and Operating Conditions | 33 | | Table 15: | Identification Register Definitions | | | Table 16: | Scan Register Sizes | 33 | | Table 17: | Instruction Codes | 33 | | Table 18: | Boundary Scan (Exit) Order | 34 | | Table 19: | Absolute Maximum Ratings | 35 | | Table 20: | DC Electrical Characteristics and Operating Conditions | 35 | | Table 21: | DC Electrical Characteristics and Operating Conditions | 36 | | Table 22: | Capacitance | | | Table 23: | AC Electrical Characteristics and Operating Conditions | | | Table 24: | IDD Operating Conditions and Maximum Limits | 37 | | | | | # **Functional Block Diagrams** Figure 2: 8 Meg x 32 Notes: 1. When the BL = 4 setting is used, A18 is a "Don't Care." Figure 3: 16 Meg x 16 Notes: 1. When the BL = 4 setting is used, A19 is a "Don't Care." 2. In the 16 Meg x 16 configuration, only DQS[1:0] and DQS#[1:0] are used. ## **Ball Assignments and Descriptions** Table 2: 8 Meg x 32 Ball Assignments (Top View) 144-Ball FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|------------|---------------|----------------|------|---|---|---|---|------|----------------|---------------|-----------------| | Α | Vss | VEXT | VREF | Vss | | | | | Vss | VEXT | TMS | TCK | | В | Vss | DQ8 | DQ9 | VssQ | | | | | VssQ | DQ1 | DQ0 | Vss | | С | Vss | DQ10 | DQ11 | VddQ | | | | | VDDQ | DQ3 | DQ2 | Vss | | D | Vss | DQ <b>S</b> 1 | DQ <b>S</b> 1# | VssQ | | | | | VssQ | DQ <b>S</b> 0# | DQ <b>S</b> 0 | Vss | | E | Vss | DQ12 | DQ13 | VddQ | | | | | VddQ | DQ5 | DQ4 | Vss | | F | DM0 | DQ14 | DQ15 | VssQ | | | | | VssQ | DQ7 | DQ6 | DVLD | | G | <b>A</b> 5 | A6 | A7 | VDD | | | | | Vdd | A2 | A1 | A0 | | Н | A8 | Α9 | Vss | Vss | | | | | Vss | Vss | A4 | A3 | | J | AS# | B2 | Vdd | Vdd | | | | | Vdd | VDD | В0 | CK | | K | WE# | REF# | Vdd | VDD | | | | | Vdd | VDD | B1 | CK# | | L | A18 | CS# | Vss | Vss | | | | | Vss | Vss | A14 | A13 | | M | A15 | A16 | A17 | Vdd | | | | | Vdd | A12 | A11 | A10 | | N | DM1 | DQ22 | DQ23 | VssQ | | | | | VssQ | DQ31 | DQ30 | NF <sup>1</sup> | | P | Vss | DQ20 | DQ21 | VddQ | | | | | VDDQ | DQ29 | DQ28 | Vss | | R | Vss | DQ <b>S</b> 2 | DQ <b>S</b> 2# | VssQ | | | | | VssQ | DQ <b>S</b> 3# | DQ <b>S</b> 3 | Vss | | Т | Vss | DQ18 | DQ19 | VddQ | | | | | VDDQ | DQ27 | DQ26 | Vss | | U | Vss | DQ16 | DQ17 | VssQ | | | | | VssQ | DQ25 | DQ24 | Vss | | V | Vss | VEXT | VREF | Vss | | | | | Vss | VEXT | TDO | TDI | Notes: 1. No function. This signal is internally connected and has parasitic characteristics of an address input signal. This may optionally be connected to GND. Table 3: 16 Meg x 16 Ball Assignments (Top View) 144-Ball FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|------------|-----------------|-----------------|------|---|---|---|---|------|----------------|---------------|------| | Α | Vss | VEXT | VREF | Vss | | | | | Vss | VEXT | TMS | TCK | | В | Vss | NF <sup>1</sup> | NF <sup>1</sup> | VssQ | | | | | VssQ | DQ1 | DQ0 | Vss | | С | Vss | NF <sup>1</sup> | NF <sup>1</sup> | VDDQ | | | | | VDDQ | DQ3 | DQ2 | Vss | | D | Vss | NF <sup>2</sup> | NF <sup>2</sup> | VssQ | | | | | VssQ | DQ <b>S</b> 0# | DQ <b>S</b> 0 | Vss | | E | Vss | NF <sup>1</sup> | NF <sup>1</sup> | VddQ | | | | | VddQ | DQ5 | DQ4 | Vss | | F | DM0 | NF <sup>1</sup> | NF <sup>1</sup> | VssQ | | | | | VssQ | DQ7 | DQ6 | DVLD | | G | <b>A</b> 5 | A6 | A7 | Vdd | | | | | Vdd | A2 | A1 | A0 | | Н | A8 | Α9 | Vss | Vss | | | | | Vss | Vss | A4 | A3 | | J | AS# | B2 | Vdd | VDD | | | | | Vdd | VDD | В0 | CK | | K | WE# | REF# | Vdd | Vdd | | | | | Vdd | VDD | B1 | CK# | | L | A19 | CS# | Vss | Vss | | | | | Vss | Vss | A14 | A13 | | M | A15 | A16 | A17 | VDD | | | | | Vdd | A12 | A11 | A10 | | N | DM1 | NF <sup>1</sup> | NF <sup>1</sup> | VssQ | | | | | VssQ | DQ15 | DQ14 | A18 | | Р | Vss | NF <sup>1</sup> | NF <sup>1</sup> | VddQ | | | | | VddQ | DQ13 | DQ12 | Vss | | R | Vss | NF <sup>1</sup> | NF <sup>2</sup> | VssQ | | | | | VssQ | DQ <b>S</b> 1# | DQ <b>S</b> 1 | Vss | | T | Vss | NF <sup>1</sup> | NF <sup>1</sup> | VddQ | | | _ | | VDDQ | DQ11 | DQ10 | Vss | | U | Vss | NF <sup>1</sup> | NF <sup>1</sup> | VssQ | | | | | VssQ | DQ9 | DQ8 | Vss | | V | Vss | VEXT | VREF | Vss | | | | | Vss | VEXT | TDO | TDI | - 1. No function. This signal is internally connected and has parasitic characteristics of an I/O signal. This may optionally be connected to GND. - 2. No function. This signal is internally connected and has parasitic characteristics of an DQS signal. This may optionally be connected to GND. # 256Mb: x16, x32 2.5V VEXT, 1.8V VDD, 1.8V VDDQ, RLDRAM Ball Assignments and Descriptions Table 4: Ball Descriptions | Symbol | Туре | Description | |----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, CK# | Input | Input clock: CK and CK# are differential clock inputs. Addresses and commands are latched on the rising edge of CK, input data is latched on both edges of CK. CK# is ideally 180 degrees out of phase with CK. | | CS# | Input | Chip select: CS# enables the command decoder when low and disables it when HIGH. When the command decoder is disabled, new commands are ignored, but internal operations continue. | | AS#, WE#, REF# | Input | Command inputs: Sampled at the positive edge of CK, AS#, WE#, and REF# define (together with CS#) the command to be executed. | | A[0:19] | Input | Address inputs: A[0:19] define the row and column addresses for READ and WRITE operations. During a MODE REGISTER SET (MRS), the address inputs define the register settings. They are sampled at the rising edge of CK. In the x32 configuration, A[19] is not used. Refer to Table 5 on page 9 for burst length considerations. | | BA[0:2] | Input | Bank address inputs: Select to which internal bank a command is being applied. | | DQ[0:31] | Input/<br>Output | Data input/output: The DQ signals form the 32-bit data bus. During READ commands, the data is referenced to both edges of DQS/DQS#. During WRITE commands, the data is sampled at both edges of CK. | | DQSx, DQSx# | Output | Data read strobes: DQSx and DQSx# are the differential data read strobes. During READs, they are transmitted by the RLDRAM and edge-aligned with data. DQSx# is ideally 180 degrees out of phase with DQSx. DQS0 and DQS0# are aligned with DQ0-DQ7. DQS1 and DQS1# are aligned with DQ8-DQ15. DQS2 and DQS2# are aligned with DQ16-DQ23. DQS3 and DQS3# are aligned with DQ24-DQ31. | | DVLD | Output | Data valid: The DVLD indicates valid output data. DVLD is edge-aligned with DQSx and DQSx#. | | DM0, DM1 | Input | Input data mask: DM0 and DM1 are the input mask signal for WRITE data. The first half of the input data burst is masked when DM0 is sampled HIGH along with the WRITE command. The second half of the input data burst is masked when DM1 is sampled HIGH along with the WRITE command. | | TMS<br>TDI | Input | IEEE 1149.1 test inputs: JEDEC-standard 1.8V I/O levels. These balls may be left as no connect if the JTAG function is not used in the circuit. | | TCK | Input | IEEE 1149.1 clock input: JEDEC-standard 1.8V I/O levels. This ball must be tied to Vss if the JTAG function is not used in the circuit. | | TDO | Output | IEEE 1149.1 test output: JEDEC-standard 1.8V I/O level. | | VREF | Input | Input reference voltage: Nominally VDDQ/2. Provides a reference voltage for the input buffers. | | Vext | Supply | Power supply: 2.5V nominal. See Table 20 on page 35 for range. | | VDD | Supply | Power supply: 1.8V nominal. See Table 20 on page 35 for range. | | VDDQ | Supply | Power supply: Isolated output buffer supply. Nominally, 1.8V. See Table 20 on page 35 for range. | | Vss | Supply | Power supply: GND. | | VssQ | Supply | Power supply: Isolated output buffer supply. GND. | | NF | - | No function: These balls may be connected to ground. | ### **Commands** According to the functional signal description, the following command sequences are possible. All input states or sequences not shown are illegal or reserved. All command and address inputs must meet setup and hold times around the rising edge of CK. Table 5: Address Widths at Different Burst Lengths | Burst Length | x32 | x16 | |--------------|------|------| | BL = 2 | 18:0 | 19:0 | | BL = 4 | 17:0 | 18:0 | Table 6: Command Table Note 1 | Operation | CS# | AS# | WE# | REF# | A[19:0] <sup>2, 3</sup> | B[2:0] | DM[1:0] | |-------------------------------------|-----|-----|-----|------|-------------------------|--------|---------| | READ cycle | L | L | Н | Н | VALID | VALID | Х | | WRITE cycle | L | L | L | Н | VALID | VALID | VALID | | NOP: NO OPERATION | L | Н | Н | Н | Х | Х | Х | | DESELECT | Н | Х | Х | Χ | Х | Х | Х | | AUTO REFRESH | L | Н | Н | L | Х | VALID | Х | | MRS: MODE REGISTER SET <sup>4</sup> | L | L | L | L | VALID | Х | Х | Notes: 1. X = "Don't Care" H = logic HIGH L = logic LOW A = valid address BA = valid bank address 2. In the x32 configuration A19 is not used. - 3. See above table; address widths at different burst lengths. - 4. Only A(17:0) are used for the MRS command. ### **Table 7: Description of Commands** | Command | Description | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DESEL/NOP <sup>1</sup> | The NOP command is used to perform a no operation to the RLDRAM, which essentially deselects the chip. Use the NOP command to prevent unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. Output values depend on command history. | | MRS | The mode register is set via the address inputs A(17:0). See Figure 9 on page 15 for further information. The MRS command can only be issued when all banks are idle and no bursts are in progress. | | READ | The READ command is used to initiate a burst read access to a bank. The value on the BA(2:0) inputs selects the bank, and the address provided on inputs A(19:0) selects the data location within the bank. | | WRITE | The WRITE command is used to initiate a burst write access to a bank. The value on the BA(2:0) inputs selects the bank, and the address provided on inputs A(19:0) selects the data location within the bank. Input data appearing on the DQs is written to the memory array subject to the DMx input logic level appearing coincident with the WRITE command. If the DM0 signal is registered LOW, the first half of the burst WRITE data will be written to memory, if registered HIGH, the corresponding data inputs will be ignored (i.e., this part of the data word will not be written). If the DM1 signal is registered LOW, the second half of the burst WRITE data will be written to memory, if registered HIGH, the corresponding data inputs will be ignored (i.e., this part of the data word will not be written). | | AREF | The AREF is used during normal operation of the RLDRAM to refresh the memory content of a bank. The command is nonpersistent, so it must be issued each time a refresh is required. The value on the BA(2:0) inputs selects the bank. The refresh address is generated by an internal refresh controller, effectively making each address bit a "Don't Care" during the AREF command. The RLDRAM requires 64K cycles at an average periodic interval of 0.49µs <sup>2</sup> (MAX). To improve efficiency, eight AREF commands (one for each bank) can be posted to the RLDRAM at periodic intervals of 3.9µs. <sup>3</sup> | - 1. When the chip is deselected, internal NOP commands are generated and no commands are accepted. - 2. Actual refresh is 32ms/8K/8 = 0.488µs. - 3. Actual refresh is 32ms/8k = 3.90µs. **Table 8:** AC Electrical Characteristics Note 1 | | | -3 | 33 | -4 | | -5 | | | | |---------------------------------------------|----------------------------------|------|------|------|------|------|------|-----------------|-------| | Description | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | Clock | | | | | | | | | | | Clock cycle time | <sup>t</sup> CK | 3.3 | | 4.0 | | 5.0 | | ns | 2 | | System frequency | <sup>f</sup> CK | | 300 | | 250 | | 200 | MHz | | | Clock HIGH time | <sup>t</sup> CKH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | | Clock LOW time | <sup>t</sup> CKL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | | MODE REGISTER SET cycle time to any command | <sup>t</sup> MR <b>S</b> C | 4 | | 4 | | 4 | | <sup>t</sup> CK | | | Setup Times <sup>3</sup> | | | | | | | | | | | Address/command and input setup time | <sup>t</sup> AS/ <sup>t</sup> CS | 1.0 | | 1.0 | | 1.0 | | ns | | | Data-in and data mask to DK setup time | <sup>t</sup> DS | 0.5 | | 0.5 | | 0.5 | | ns | | | Hold Times | | | | | | | | | | | Address/command and input hold time | <sup>t</sup> AH/ <sup>t</sup> CH | 1.0 | | 1.0 | | 1.0 | | ns | | | Data-in and data mask to DK hold time | <sup>t</sup> DH | 0.5 | | 0.5 | | 0.5 | | ns | | | Data and Data Strobe | | | | | | | | | | | DQS, DQS# HIGH time | <sup>t</sup> DQ <b>S</b> H | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | <sup>t</sup> CK | | | DQS, DQS# LOW time | <sup>t</sup> DQ <b>S</b> L | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | <sup>t</sup> CK | | | Clock to DQS, DQS# | tckdq <b>s</b> | 2.4 | 3.9 | 2.4 | 3.9 | 2.4 | 3.9 | ns | | | DQS to output valid | tDQ <b>S</b> Q | | 0.35 | | 0.35 | | 0.35 | ns | 4 | | DQS to output High-Z | <sup>t</sup> Q <b>S</b> QHZ | | 0.4 | | 0.4 | | 0.4 | ns | | | DQS to DVLD | <sup>t</sup> Q <b>\$</b> VLD | -0.4 | 0.4 | -0.4 | 0.4 | -0.4 | 0.4 | ns | 5 | - 1. All timing parameters are measured relative to the crossing point of CK/CK# and to the crossing point with VREF of the command and address signals. - 2. CK/CK# input slew rate must be >1V/ns (>2V/ns if measured differentially). - 3. The signal input slew rate must be >1V/ns. - 4. Parameter only valid within one DQS/DQ group, e.g., DQS0, DQS0#, and DQ0-DQ7; DQS1, DQS1#, and DQ8-DQ15. - 5. The rising and falling edges of DVLD are referenced to falling edges of DQS. Figure 4: Clock Command/Address Timings ### Initialization The RLDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operations or permanent damage to the device. The following sequence is used for power-up: - 1. Apply power (VEXT, VDD, VDDQ, VREF) and start clock as soon as the supply voltages are stable. Apply VDD and VEXT before or at the same time as VDDQ. Apply VDDQ before or at the same time as VREF. Although there is no timing relation between VEXT and VDD, the chip starts the power-up sequence only after both voltages are at their nominal levels. The pad supply must not be applied before the core supplies. CK/CK# must meet VID(DC) prior to being applied. Maintain all remaining balls in NOP conditions. - 2. Maintain stable conditions for 200µs (MIN). - 3. Issue three MODE REGISTER SET (MRS) commands: two dummies plus one valid MRS. It is recommended that the dummy MRS commands are the same value as the desired MRS. - 4. <sup>t</sup>MRSC after the valid MRS, issue eight AUTO REFRESH commands, one on each bank and separated by 2,048 cycles. Initial bank refresh order does not matter. - 5. After <sup>t</sup>RC, the chip is ready for normal operation. Figure 5: Power-Up Sequence - MRS: MRS command RFx: REFRESH Bank x AC: any command - 2. During <sup>t</sup>MRSC, NOP command must be given on the rising edge of CK. - 3. When the RLDRAM is powered up with the matched impedance mode inactive, the 2,048 cycles between the eight REFRESH commands are not required. These cycles are necessary in order to calibrate the output drivers. ### Table 9: Clock Input Operating Conditions Notes 1-8 | Parameter/Condition | Symbol | Min | Max | Units | Notes | |------------------------------------------------|---------|---------------|---------------|-------|-------| | Clock input voltage level; CK and CK# | VIN(DC) | -0.3 | VDDQ + 0.3 | V | | | Clock input differential voltage; CK and CK# | VID(DC) | 0.3 | VDDQ + 0.6 | V | 9 | | Clock input differential voltage; CK and CK# | VID(AC) | 0.6 | VDDQ + 0.6 | V | 9 | | Clock input crossing point voltage; CK and CK# | Vix(AC) | VDDQ/2 - 0.15 | VDDQ/2 + 0.15 | V | 10 | Figure 6: Clock Input - 1. DQSx and DQSx# have the same requirements as CK and CK#. - 2. All voltages referenced to Vss. - 3. Tests for AC timing, IDD, and electrical AC and DC characteristics may be conducted at nominal reference/supply voltage levels, but the related specifications and device operations are tested for the full voltage range specified. - 4. Outputs (except for IDD measurements) measured with equivalent load. - 5. AC timing and IDD tests may use a VIL-to-VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CK/CK#), and parameter specifications are tested for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals used to test the device is ≥1V/ns in the range between VIL(Ac) and VIH(Ac). - 6. The AC and DC input level specifications are as defined in the HSTL Standard (i.e., the receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [HIGH] level). - 7. The CK/CK# input reference level (for timing referenced to CK/CK#) is the point at which CK and CK# cross. The input reference level for signals other than CK/CK# is VREF. - 8. CK and CK# input slew rate must be ≥1V/ns (≥2V/ns if measured differentially). - 9. VID is the magnitude of the difference between the input level on CK and the input level on CK#. - 10. The value of Vix is expected to equal VDDQ/2 of the transmitting device and must track variations in the DC level of the same. - 11. CK and CK# must cross within this region. - 12. CK and CK# must meet at least VID(DC) MIN when static and centered around VDDQ/2. - 13. Minimum peak-to-peak swing. ## **MODE REGISTER SET Command (MRS)** The mode register stores the data for controlling the operating modes of the memory. It programs the RLDRAM configuration, burst length, and I/O options. During a MODE REGISTER SET command, the address inputs A(17:0) are sampled and stored in the mode register. <sup>t</sup>MRSC must be met before any command can be issued to the RLDRAM. The mode register may be set at any time during device operation. However, any pending operations are not guaranteed to successfully complete. Figure 7: MODE REGISTER SET Notes: 1. COD: code to be loaded into the register Figure 8: Mode Register Set Timing Notes: 1. MRS: MRS command AC: any command Figure 9: **Mode Register Bit Map** - Notes: 1. Bits A(17:6) must be set to zero. - 2. HSTL-compliant current specification. - 3. Automatic I/O impedance calibration is activated in matched mode. ### **Configuration Table** The table below shows the different RLDRAM configurations that can be programmed into the mode register for different operating frequencies. The READ and WRITE latency (<sup>†</sup>RL and <sup>†</sup>WL) values, along with the row cycle times (<sup>†</sup>RC), are shown in clock cycles, as well as in nanoseconds. The shaded areas correspond to configurations that are not allowed. Table 10: RLDRAM Configuration Table | | | | Configuration | | | | | |-----------|--------------------------|------|---------------|------|------|--------|--| | Frequency | Symbol | 1 | 2 | 3 | 4 | Units | | | | <sup>t</sup> RC | 5 | 6 | 7 | 8 | Cycles | | | | <sup>t</sup> RL | 5 | 5 | 5 | 6 | Cycles | | | | <sup>t</sup> WL (BL = 2) | 2 | 2 | 2 | 3 | Cycles | | | | <sup>t</sup> WL (BL = 4) | 1 | 1 | 1 | 2 | Cycles | | | 300 MHz | <sup>t</sup> RC | | | | 26.7 | ns | | | | <sup>t</sup> RL | | | | 20.0 | ns | | | | <sup>t</sup> WL (BL = 2) | | | | 10.0 | ns | | | | <sup>t</sup> WL (BL = 4) | | | | 6.7 | ns | | | 250 MHz | <sup>t</sup> RC | | | 28.0 | 32.0 | ns | | | | <sup>t</sup> RL | | | 20.0 | 24.0 | ns | | | | <sup>t</sup> WL (BL = 2) | | | 8.0 | 12.0 | ns | | | | <sup>t</sup> WL (BL = 4) | | | 4.0 | 8.0 | ns | | | 200 MHz | <sup>t</sup> RC | 25.0 | 30.0 | 35.0 | 40.0 | ns | | | | <sup>t</sup> RL | 25.0 | 25.0 | 25.0 | 30.0 | ns | | | | <sup>t</sup> WL (BL = 2) | 10.0 | 10.0 | 10.0 | 15.0 | ns | | | | <sup>t</sup> WL (BL = 4) | 5.0 | 5.0 | 5.0 | 10.0 | ns | | ### Write Basic Information Write accesses are initiated with a WRITE command, as shown in the Figure 10. Row and bank addresses are provided together with the WRITE command. During WRITE commands, data will be registered at both edges of CK according to the programmed burst length (BL). The first valid data will be registered with the first rising CK edge WL cycles after the WRITE command has been issued. Any WRITE burst may be followed by a subsequent READ command. Figure 16 on page 20 illustrates the timing requirements for a WRITE followed by a READ for burst of four. Setup and hold times for incoming DQ relative to the CK edges are specified as <sup>t</sup>DS and <sup>t</sup>DH. The first or second part of the incoming data burst is masked if the corresponding DMx signal is sampled HIGH along with the WRITE command. The setup and hold times for data mask are the same as for address and command. Figure 10: WRITE Command Notes: 1. A: address BA: bank address DM: data mask Figure 11: Basic WRITE Burst Timing **Table 11: Timing Parameters** | | -33 | -4 | -5 | | |-------------------------|---------|---------|---------|-------| | Symbol | Min/Max | Min/Max | Min/Max | Units | | <sup>t</sup> D <b>S</b> | 0.5 | 0.5 | 0.5 | ns | | <sup>t</sup> DH | 0.5 | 0.5 | 0.5 | ns | Figure 12: WRITE Burst Basic Sequence: BL = 2; WL = 3 Figure 13: WRITE Burst Basic Sequence: BL = 4; WL = 2 WR: WRITE Dxy: data y to bank x WL: WRITE latency 2. Any free bank may be used in any given CMD. The sequence shown is only one example of a bank sequence. Figure 14: WRITE Data Mask Timing: BL = 2; WL = 2 WR: WRITE Dxy: data y to bank x WL: WRITE latency 2. Any free bank may be used in any given CMD. The sequence shown is only one example of a bank sequence. Figure 15: Write Data Mask Timing: BL = 4; WL = 1 Figure 16: WRITE followed by READ: BL = 4; RL = 5; WL = 1 WR: WRITE Dxy: data y to bank x WL: WRITE latency RD: READ Qxy: data y from bank x RL: READ latency ### **Read Basic Information** Read accesses are initiated with a READ command, as shown in Figure 17. Row and bank addresses are provided with the READ command. During READ bursts, the memory device drives the read data edge-aligned with the DQS signal. After a programmable READ latency, data is available at the outputs. The data valid signal indicates that valid data will be present in the next half clock cycle. The skew between DQS and the crossing point of CK is specified as <sup>t</sup>CKDQS. <sup>t</sup>DQSQ is the skew between DQS and the last valid data edge considered over all the data generated at the DQ signals. <sup>t</sup>DQSQ is derived at each DQS clock edge and is not cumulative over time. After completion of a burst, assuming no other commands have been initiated, output data (DQ) will go to High-Z. Back-to-back READ commands are possible, producing a continuous flow of output data. The data valid window is derived from each DQS transition and is defined as: MIN (tCKH, tCKL) - 2 tDQSQ(MAX) Any READ burst may be followed by a subsequent WRITE command. Figures 21–24 on page 24–25 illustrate the timing requirements for a READ followed by a WRITE. Depending on the programmed READ latency, a READ-to-WRITE delay occurs in order to prevent bus contention. Some systems having long line lengths or severe skews may need additional idle cycles inserted. Figure 17: READ Command Notes: 1. A: address BA: bank address Figure 18: Basic READ Burst Timing **Table 12: Timing Parameters** | | -3 | -33 | | -4 | | -5 | | |-----------------------------|------|------|------|------|------|------|-----------------| | Symbol | Min | Max | Min | Max | Min | Max | Units | | <sup>t</sup> CK | 3.3 | | 4.0 | | 5.0 | | ns | | <sup>t</sup> CKH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | <sup>t</sup> CKL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | <sup>t</sup> CKDQ <b>S</b> | 2.4 | 3.9 | 2.4 | 3.9 | 2.4 | 3.9 | ns | | <sup>t</sup> DQ <b>S</b> Q | | 0.35 | | 0.35 | | 0.35 | ns | | <sup>t</sup> Q <b>S</b> QHZ | | 0.4 | | 0.4 | | 0.4 | ns | | <sup>t</sup> Q <b>S</b> VLD | -0.4 | 0.4 | -0.4 | 0.4 | -0.4 | 0.4 | ns | | <sup>t</sup> DQ <b>S</b> H | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | <sup>t</sup> CK | | <sup>t</sup> DQ <b>S</b> L | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | <sup>t</sup> CK | Notes: 1. Minimum data valid window can be expressed as MIN ( ${}^{t}CKH$ , ${}^{t}CKL$ ) - 2 × ${}^{t}DQSQ$ (MAX). Figure 19: READ Burst: BL = 2; RL = 5 Figure 20: READ Burst: BL = 4; RL = 5 Dxy: data y to bank x RC: row cycle time RL: READ latency Figure 21: READ followed by WRITE: BL = 2; RL = 5; WL = 2 Figure 22: READ followed by WRITE: BL = 2; RL = 5; WL = 2 - Interleaved Data Notes: 1. A/BAx: address A of bank x Dxy: data y to bank x RD: READ RL: READ latency WL: WRITE latency Figure 23: READ followed by WRITE: BL = 4; RL = 5; WL = 1 Figure 24: READ followed by WRITE: BL = 4; RL = 5; WL = 1 - Interleaved Data Notes: 1. A/BAx: address A of bank x Dxy: data y to bank x RD: READ RL: READ latency WL: WRITE latency ## **AUTO REFRESH Command (AREF)** AREF is used to perform a REFRESH cycle on 1 row in a specific bank. The row addresses are generated by an internal refresh counter for each bank; external address balls are "Don't Care." The delay between the AREF command and a subsequent command to the same bank must be at least <sup>t</sup>RC. Within a period of 32ms (<sup>t</sup>REF), the entire memory must be refreshed. Figure 25 illustrates an example of a continuous refresh sequence. Other refresh strategies, such as burst refresh, are also possible. Figure 25: AUTO REFRESH Command Notes: 1. BA: Bank address Figure 26: AUTO REFRESH Cycle Notes: 1. ACx: any command on bank x ARFx: auto refresh bank x ACy: any command on different bank 2. <sup>t</sup>RC is configuration-dependent. Refer to Table 10 on page 16. # IEEE 1149.1 Serial Boundary Scan (JTAG) The RLDRAM incorporates a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the RLDRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 1.8V I/O logic levels. The RLDRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register. # **Disabling The JTAG Feature** It is possible to operate the RLDRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (Vss) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to VDD through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. ### **Test Access Port (TAP)** ### **Test Clock (TCK)** The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ### **Test Mode Select (TMS)** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level. #### Test Data-in (TDI) The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see Figure 27 on page 28. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See Figure 28 on page 29.) Figure 27: TAP Controller State Diagram Notes: 1. The 0/1 next to each state represents the value of TMS at the rising edge of <sup>t</sup>CK. ### **Test Data-out (TDO)** The TDO output ball is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine. (See Figure 27.) The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See Figure 28 on page 29.) ### **Performing A Tap RESET** A RESET is performed by forcing TMS HIGH (VDD) for five rising edges of TCK. This RESET does not affect the operation of the RLDRAM and may be performed while the RLDRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. ### **Tap Registers** Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the RLDRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. ## **Instruction Register** Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls, as shown in Figure 28. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path. ### **Bypass Register** To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the RLDRAM with minimal delay. The bypass register is set LOW (VSS) when the BYPASS instruction is executed. ### **Boundary Scan Register** The boundary scan register is connected to all the input and bidirectional balls on the RLDRAM. Several no connect (NC) balls are also included in the scan register to reserve pins. The RLDRAM has a 104-bit register. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD, and SAMPLE Z instructions can be used to capture the contents of the I/O ring. The Boundary Scan Order tables (see page 34) show the order in which the bits are connected. Each bit corresponds to one of the balls on the RLDRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. Figure 28: TAP Controller Block Diagram Notes: 1. x = 103 for all configurations ### Identification (Id) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the RLDRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in Table 15 on page 33. ## **Tap Instruction Set** #### Overview Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Codes table (see page 33). Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. The TAP controller used in this RLDRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data or control signals into the RLDRAM and cannot preload the I/O buffers. The RLDRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather it performs a capture of the I/O ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all zeros. EXTEST is not implemented in the TAP controller, hence this device is not IEEE 1149.1 compliant. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the RLDRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. EXTEST does not place the RLDRAM outputs in a High-Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the device TAP controller is not fully 1149.1-compliant. When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 50 MHz, while the RLDRAM clock operates significantly faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the RLDRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time ( $^t$ CS plus $^t$ CH). The RLDRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK# captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls. Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between TDI and TDO. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### **Reserved for Future Use** The remaining 22 instructions are not implemented but are reserved for future use. Do not use these instructions. Figure 29: TAP Timing #### Table 13: **TAP AC Electrical Characteristics** Note 1; $+0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.7V \le V_{DD} \le +1.95V$ | Description | Symbol | Min | Max | Units | | | |-------------------------|-------------------------|-----|-----|-------|--|--| | Clock | | | | | | | | Clock cycle time | t <sub>THTH</sub> | 20 | | ns | | | | Clock frequency | <sup>f</sup> TF | | 50 | MHz | | | | Clock HIGH time | <sup>t</sup> THTL | 10 | | ns | | | | Clock LOW time | <sup>t</sup> TLTH | 10 | | ns | | | | Output Times | | | | | | | | TCK LOW to TDO unknown | <sup>t</sup> TLOX | 0 | | ns | | | | TCK LOW to TDO valid | <sup>t</sup> TLOV | | 10 | ns | | | | TDI valid to TCK HIGH | <sup>t</sup> DVTH | 5 | | ns | | | | TCK HIGH to TDI invalid | tTHDX | 5 | | ns | | | | Setup Times | | | | | | | | TMS setup | <sup>t</sup> MVTH | 5 | | ns | | | | Capture setup | <sup>t</sup> C <b>S</b> | 5 | | ns | | | | Hold Times | | | | | | | | TMS hold | <sup>t</sup> THMX | 5 | | ns | | | | Capture hold | <sup>t</sup> CH | 5 | | ns | | | Notes: 1. <sup>t</sup>CS and <sup>t</sup>CH refer to the setup and hold time requirements of latching data from the boundary scan register #### Table 14: **TAP DC Electrical Characteristics and Operating Conditions** $+0^{\circ}C \le T_C \le 95^{\circ}C$ ; $+1.7V \le VDD \le +1.95V$ , unless otherwise noted | Description | Conditions | Symbol | Min | Max | Units | Notes | |------------------------------|----------------------------------------|--------|-------------|-------------|-------|-------| | Input high (Logic 1) voltage | | VIH | VREF + 0.15 | VDD + 0.3 | V | 1, 2 | | Input low (Logic 0) voltage | | VIL | VssQ - 0.3 | VREF - 0.15 | V | 1, 2 | | Input leakage current | $0V \leq V \text{IN} \leq V \text{DD}$ | ILı | -5.0 | 5.0 | μΑ | | | Output leakage current | Output disabled, $0V \le VIN \le VDD$ | lLo | -5.0 | 5.0 | μΑ | | | Output low voltage | IOLC = 100µA | Vol1 | | 0.2 | V | 1 | | Output low voltage | IOLT = 2mA | Vol2 | | 0.4 | V | 1 | | Output high voltage | Іонс = 100µА | Vон1 | VDDQ - 0.2 | | V | 1 | | Output high voltage | IOHT = 2mA | Voн2 | VDDQ - 0.4 | | V | 1 | - Notes: 1. All voltages referenced to Vss (GND). - 2. Overshoot: $VIH(AC) \le VDD + 0.7V$ for $t \le {}^tCK/2$ . Undershoot: $VIL(AC) \le -0.5V$ for $t \le {}^{t}CK/2$ . During normal operation, VDDQ must not exceed VDD. #### **Table 15: Identification Register Definitions** | Instruction Field | All Devices | Description | |------------------------------------|-----------------|-----------------------------------------------| | REVISION NUMBER<br>(31:28) | 00ab | ab = 10 for x32, 01 for x16 | | DEVICE ID | 000000010100111 | This represents the part number | | (27:12) | | | | MICRON JEDEC ID | 00000101100 | Allows unique identification of RLDRAM vendor | | CODE (11:1) | | | | ID Register Presence Indicator (0) | 1 | Indicates the presence of an ID register | #### Table 16: **Scan Register Sizes** | Register Name | Bit Size | |---------------|----------| | Instruction | 8 | | Bypass | 1 | | ID | 32 | | Boundary Scan | 104 | #### **Table 17: Instruction Codes** | Instruction | Code | Description | |----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 0000 0000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. This instruction is not 1149.1-compliant. This operation does not affect RLDRAM operations. | | SAMPLE/PRELOAD | 0000 0101 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. | | IDCODE | 0010 0001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect RLDRAM operations. | | BYPASS | 1111 1111 | Places the bypass register between TDI and TDO. This operation does not affect RLDRAM operations. | **Table 18: Boundary Scan (Exit) Order**Note 1 | Note 1 | | | | | | |--------|-----------|------|-----------|------|------------| | Bit# | FBGA Ball | Bit# | FBGA Ball | Bit# | FBGA Ball | | 1 | K1 | 36 | R11 | 71 | C11 | | 2 | K2 | 37 | P11 | 72 | C11 | | 3 | L2 | 38 | P11 | 73 | C10 | | 4 | L1 | 39 | P10 | 74 | C10 | | 5 | M1 | 40 | P10 | 75 | B11 | | 6 | M3 | 41 | N11 | 76 | B11 | | 7 | M2 | 42 | N11 | 77 | B10 | | 8 | N1 | 43 | N10 | 78 | B10 | | 9 | N3 | 44 | N10 | 79 | B3 | | 10 | N3 | 45 | N12 | 80 | B3 | | 11 | N2 | 46 | M11 | 81 | B2 | | 12 | N2 | 47 | M10 | 82 | B2 | | 13 | P3 | 48 | M12 | 83 | C3 | | 14 | P3 | 49 | L12 | 84 | C3 | | 15 | P2 | 50 | L11 | 85 | C2 | | 16 | P2 | 51 | K11 | 86 | C2 | | 17 | R2 | 52 | K12 | 87 | D3 | | 18 | R3 | 53 | J12 | 88 | D2 | | 19 | T2 | 54 | J11 | 89 | E2 | | 20 | T2 | 55 | H11 | 90 | E2 | | 21 | T3 | 56 | H12 | 91 | E3 | | 22 | T3 | 57 | G12 | 92 | E3 | | 23 | U2 | 58 | G10 | 93 | F2 | | 24 | U2 | 59 | G11 | 94 | F2 | | 25 | U3 | 60 | F12 | 95 | F3 | | 26 | U3 | 61 | F10 | 96 | F3 | | 27 | U10 | 62 | F10 | 97 | F1 | | 28 | U10 | 63 | F11 | 98 | G2 | | 29 | U11 | 64 | F11 | 99 | <b>G</b> 3 | | 30 | U11 | 65 | E10 | 100 | G1 | | 31 | T10 | 66 | E10 | 101 | H1 | | 32 | T10 | 67 | E11 | 102 | H2 | | 33 | T11 | 68 | E11 | 103 | J2 | | 34 | T11 | 69 | D11 | 104 | J1 | | 35 | R10 | 70 | D10 | | | Notes: 1. Any unused pins that are in the order will read as a logic "0." ### **Electrical Characteristics** Stresses greater than those listed in Table 19 may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. **Table 19: Absolute Maximum Ratings** | Parameter | Min | Max | Units | Notes | |----------------------|-------|------------|-------|-------| | Storage temperature | -55 | +150 | °C | | | I/O voltage | -0.3V | VDDQ + 0.3 | V | | | Voltage on Vext | -0.3 | +2.8 | V | 1 | | Voltage on VDD | -0.3 | +2.1 | V | 1 | | Voltage on VDDQ | -0.3 | +2.1 | V | 1 | | Junction temperature | 1 | 10 | °C | 2 | Notes: - 1. Supply relative to Vss - 2. Junction temperature depends upon package type, cycle time, loading, ambient temperature, and airflow. ### **Recommended DC Operation Ranges** All values are recommended operating conditions unless otherwise noted. External on board (PCB) capacitance values are required as follows: VDDQ: 2 × 0.1μF/device VDD: 2 × 0.1μF/device VREF: 0.1μF/device VEXT: 0.1μF/device Table 20: DC Electrical Characteristics and Operating Conditions $0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.7V \le VDD \le +1.95V$ unless otherwise noted | Descriptions | Symbol | Min | Max | Units | Notes | |-------------------------------|--------|-------------|-------------|-------|---------| | Supply voltage | Vext | 2.38 | 2.63 | V | 1 | | Supply voltage | VDD | 1.7 | 1.95 | V | 1 | | Isolated output buffer supply | VddQ | 1.7 | VDD | V | 1, 2 | | Reference voltage | Vref | 0.49 × VDDQ | 0.51 × VDDQ | V | 1, 3, 4 | - 1. All voltages referenced to Vss (GND). - 2. During normal operation, VDDQ must not exceed VDD. - 3. Typically the value of VREF is expected to be 0.5x VDDQ of the transmitting device. VREF is expected to track variations in VDDQ. - 4. Peak-to-peak AC noise on VREF must not exceed 2% VREF(DC). #### **DC Electrical Characteristics and Operating Conditions Table 21:** $0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.7V \le VDD \le +1.95V$ unless otherwise noted | Description | Conditions | Symbol | Min | Max | Units | Notes | |----------------------------------------------------------------------------------------------------------|------------------------|--------|-------------|-------------|-------|---------| | Input high (Logic 1) voltage<br>Input low (Logic 0) voltage<br>Output high voltage<br>Output low voltage | Matched impedance mode | ViH | VREF + 0.15 | VDDQ + 0.3 | V | 1, 2 | | | Matched impedance mode | VIL | VssQ - 0.3 | VREF - 0.15 | V | 1, 2 | | | Matched impedance mode | Voн | VDDQ | | V | 1, 3, 4 | | | Matched impedance mode | Vol | | 0 | V | 1, 3, 4 | | Input high (Logic 1) voltage<br>Input low (Logic 0) voltage<br>Output high voltage<br>Output low voltage | HSTL strong | VIH | VREF + 0.1 | VDDQ + 0.3 | V | 1, 2 | | | HSTL strong | VIL | VssQ - 0.3 | VREF - 0.1 | V | 1, 2 | | | HSTL strong | Voн | VDDQ - 0.4 | | V | 1, 3, 4 | | | HSTL strong | Vol | | 0.4 | V | 1, 3, 4 | | Clock input leakage current | | ILC | -5 | 5 | μΑ | | | Input Leakage current | $0V \le VIN \le VDDQ$ | lu | -5 | 5 | μΑ | | | Output leakage current | | ILO | -5 | 5 | μΑ | | | Reference voltage current | | IREF | -5 | 5 | μΑ | | - Notes: 1. All voltages referenced to Vss (GND). - 2. Overshoot: $VIH(AC) \le VDD + 0.7V$ for $t \le {}^tCK/2$ Undershoot: VIL(AC) $\geq -0.5V$ for $t \leq {}^{t}CK/2$ During normal operation, VDDQ must not exceed VDD. Control input signals may not have pulse widths less than <sup>t</sup>CK/2 or operate at frequencies exceeding <sup>t</sup>CK (MAX). - 3. AC load current is higher than the shown DC values. AC I/O curves are available upon request. - 4. HSTL outputs meet JEDEC HSTL Class I and Class II standards. **Table 22:** Capacitance | Description | Conditions | Symbol | Min | Max | Units | |-----------------------------------|----------------------------------------|--------|-----|-----|-------| | Address/Control input capacitance | $T_A = 25^{\circ}C; f = 1 \text{ MHz}$ | Сі | 2.0 | 4.0 | pF | | Input/Output capacitance (DQ) | | Со | 2.0 | 4.0 | pF | | Clock capacitance | | Сск | 2.0 | 4.0 | pF | #### Table 23: **AC Electrical Characteristics and Operating Conditions** $0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.7V \le VDD \le +1.95V$ unless otherwise noted | Description | Conditions | Symbol | Min | Max | Units | |-------------------------------------------------------------|------------------------|--------|------------|------------|-------| | Input high (Logic 1) voltage<br>Input low (Logic 0) voltage | Matched impedance mode | VIH | VREF + 0.3 | VDDQ + 0.3 | V | | | Matched impedance mode | VIL | VssQ - 0.3 | VREF - 0.3 | V | | Input high (Logic 1) voltage<br>Input low (Logic 0) voltage | HSTL strong | VIH | VREF + 0.2 | VDDQ + 0.3 | V | | | HSTL strong | VIL | VssQ - 0.3 | VREF - 0.2 | V | Figure 30: Output Test Conditions ### **Table 24: IDD Operating Conditions and Maximum Limits** Notes 1–6 on page 48, $+0^{\circ}\text{C} \le \text{T}_{\text{C}} \le +95^{\circ}\text{C}$ ; VDD = MAX unless otherwise noted | | Conditions | Symbol | | | | | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|-------| | Description | | | -33 | -4 | -5 | Units | | Standby current | <sup>t</sup> CK = Idle<br>All banks idle, no inputs toggling | IsB1 (VDD) x32 | 59 | 59 | 59 | mA | | | | IsB1 (VDD) x16 | 55 | 55 | 55 | | | | | ISB1 (VEXT) | 12 | 12 | 12 | | | Active standby | <sup>t</sup> CK = MIN, CS# = 1 | ISB2 (VDD) X32 | 280 | 271 | 228 | mA | | current | No commands, half address/data toggle up to once every 4 clock cycles | Isb2 (VDD) x16 | 255 | 244 | 205 | | | | | ISB2 (VEXT) | 12 | 12 | 12 | | | Incremental | BL = 2, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN,<br>1 bank active, half address data toggles<br>once per <sup>t</sup> RC, read followed by write<br>sequence | IDD1 (VDD) x32 | 287 | 266 | 240 | mA | | current | | IDD1 (VDD) x16 | 263 | 243 | 221 | | | | | IDD1 (VEXT) | 16 | 16 | 16 | = | | Incremental | BL = 4, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN,<br>1 bank active, half address/data toggle<br>once per <sup>t</sup> RC, read followed by write<br>sequence | IDD2 (VDD) x32 | 341 | 326 | 300 | mA | | current | | IDD2 (VDD) x16 | 285 | 273 | 250 | | | | | IDD2 (VEXT) | 20 | 20 | 20 | | | Burst refresh | <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN<br>Cyclic bank refresh, data inputs are<br>switching | IREF1 (VDD) x32 | 535 | 495 | 405 | mA | | current | | IREF1 (VDD) x16 | 525 | 480 | 402 | | | | | IREF1 (VEXT) | 79 | 68 | 57 | 7 | | Distributed | <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN | IREF2 (VDD) x32 | 282 | 268 | 249 | mA | | refresh current | Single bank refresh, half address/data toggle | IREF2 (VDD) x16 | 265 | 254 | 231 | | | | | IREF2 (VEXT) | 20 | 20 | 20 | 1 | | Operating supply current example | BL = 2, <sup>t</sup> CK = MIN, 8 bank cyclic access,<br>half of address bits change every 4 clock<br>cycles, continuous data | IDD2w(VDD) x32 | 807 | 706 | 598 | mA | | | | IDD2w (VDD) x16 | 713 | 616 | 519 | | | | | IDD2w(VEXT) | 46 | 40 | 34 | | | Operating supply current example | BL = 4, <sup>t</sup> CK = MIN, 8 bank cyclic access,<br>half of address bits change every 2<br>clocks, continuous data | IDD4w (VDD) x32 | 723 | 634 | 521 | mA | | | | IDD4w (VDD) x16 | 549 | 476 | 392 | | | | | IDD4W (VEXT) | 46 | 40 | 34 | | | Operating burst read current example | BL = 2, cyclic bank access, half of address<br>bits change every clock cycle,<br>measurement is taken during<br>continuous READ | IDD2R (VDD) x32 | 685 | 585 | 490 | mA | | | | IDD2R (VDD) x16 | 620 | 525 | 440 | | | | | IDD2R (VEXT) | 46 | 40 | 34 | | | Operating burst | BL = 4, cyclic bank access, half of address | IDD4R (VDD) x32 | 585 | 530 | 435 | mA | | read current | bits change every two clocks, | IDD4R (VDD) x16 | 550 | 475 | 390 | | | example | measurement is taken during continuous READ | IDD4R (VEXT) | 46 | 40 | 34 | | - 1. IDD specifications are tested after the device is properly initialized. $+0^{\circ}C \le Tc \le +95^{\circ}C$ ; $+1.7V \le VDD \le +1.95V + 1.4V \le VDDQ \le VDD$ . - 2. ${}^{t}CK = {}^{t}DK = MIN, {}^{t}RC = MIN.$ - 3. Input slew rate is specified in Table 21, "DC Electrical Characteristics and Operating Conditions," on page 36. - 4. Definitions for IDD conditions: - 4a. LOW is defined as VIN ≤ VIL(AC) MAX. - 4b. HIGH is defined as VIN ≤ VIH(AC) MAX. - 4c. Stable is defined as inputs remaining at a HIGH or LOW level. - 4d. Floating is defined as inputs at VREF = VDDQ/2. - 4e. Continuous data is defined as half the DQ signals changing between HIGH and LOW every half clock cycle (twice per clock). # 256Mb: x16, x32 2.5V VEXT, 1.8V VDD, 1.8V VDDQ, RLDRAM Electrical Characteristics - 4f. Continuous address is defined as half the address signals changing between HIGH and LOW every clock cycle (once per clock). - 4g. Sequential bank access is defined as the bank address incrementing by one every <sup>t</sup>RC. - 4h. Cyclic bank access is defined as the bank address incrementing by one for each command access. For BL = 2 this is every clock, and for BL = 4 this is every other clock. - 5. CS# is HIGH unless a READ, WRITE, AREF, or MRS command is registered. CS# never transitions more than once per clock cycle. - 6. IDD parameters are specified with ODT disabled. ## **Package Dimensions** Figure 31: 144-Ball FBGA Notes: 1. Dimensions are in millimeters. Figure 32: 144-Ball µBGA Notes: 1. All dimensions are in millimeters. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.