# HY18CV8 L111202A - APR91 #### DESCRIPTION The HY18CV8 is a CMOS Electrically Erasable Programmable Logic Device (EEPLD) that provides a high performance; low power, reprogrammable and architecturally flexible alternative to conventional programmable logic devices (PLDs). Designed in advanced CMOS EEPROM technology, the performance of the HY18CV8 rivals speed parameters of standard bipolar PLDs with a dramatic improvement in power consumption. The electrically erasable reprogrammable technology of the HY18CV8 not only reduces development and field retrofit cost but enhances testability enabling HYUNDAI to ensure 100% field programmability and function. Packaged in a cost effective "window-less" 20 pin DIP, the flexible architecture of the HY18CV8 allows for replacement of standard SSI/MSI logic circuitry or pin-out compatible emulation of 20 pin bipolar PAL® devices and the Altera EP310/320. In addition, over a hundred new logic configurations, not possible with earlier generation PLDs, can be implemented. Primary development and programming support of the HY18CV8 is provided by popular third-party PC based development tools and stand-alone programmers. #### BLOCK DIAGRAM PAL\* is a registered trademark of Advanced Micro Device, Inc. #### **FEATURES** - Advanced CMOS EEPROM Technology - Low Power Consumption - CMOS: 20mA Standby +0.7mA/MHz max. - -TTL: 25mA Standby +0.7mA/MHz max. - High Performance - $t_{PD}$ 25ns max., $t_{CO}$ 18ns max., $t_{SC}$ 20ns min. - Reprogrammability - 100% factory tested - Cost effective "window-less" package - -3 second erase/program time - Adds convenience, reduces field retrofit and development cost - Design Security - Prevents unauthorized reading or copying of design - Architectural Flexibility - -74 Product Term×36 Input Arrays - Up to 18 inputs and 8 I/O pins - Independently configurable I/O macro cell; polarity, register, combinatorial, bi-directional - Synchronous preset, asynchronous clear - Independent output enables - Application Versatility - Replaces SSI/MSI logic - Emulates bipolar PAL® devices and the Altera EP300/310 - Replaces low density Gate Arrays - Simplifies inventory control - Allows new design possibilities - Development/Programmer Support - Popular PC based development tools and programmers. #### PIN CONNECTIONS | r | | | , | | | | |-----------|-------|----|---|----------|--|--| | INPUT/CLK | 1 | 20 | Р | $v_{CC}$ | | | | INPUT [ | 2 | 19 | þ | I/O | | | | INPUT [ | 3 | 18 | Þ | I/O | | | | INPUT [ | 4 | 17 | þ | I/O | | | | INPUT [ | 5 | 16 | þ | 1/0 | | | | INPUT [ | 6 | 15 | | 1/0 | | | | INPUT [ | 7 | 14 | Ь | I/O | | | | INPUT [ | 8 | 13 | þ | 1/0 | | | | INPUT [ | 9 | 12 | þ | 1/0 | | | | GND ☐ | 10 | 11 | þ | 1/0 | | | | I | P-DIP | | | | | | #### PIN NAMES | INPUT/CLK | INPUT AND/OR CLOCK | |-----------|--------------------------------| | INPUT | INPUT | | 1/0 | BI-DIRECTIONAL<br>INPUT/OUTPUT | | Vcc | POWER SUPPLY(+5V) | | GND | GROUND | Figure 2. HY18CV8 Logic Array Diagram ### 8 #### ARCHITECTURAL OVERVIEW The basic architecture of the HY18CV8 is similar to of earlier generation PLDs to the extent that utilizes a sum-of-products logic array in a programmable AND fixed OR structure. This familiar logic arrangement allows user defined output functions to be created by programming the connection of input signals into the array. What makes the architecture of the HY18CV8 different, however, is the increased capability and flexibility it provides in a higher level of equivalent gate integration and a simplification of design. The block diagram in figure 1. illustrates the key elements of the HY18CV8 architecture. Externally, the HY18CV8 provides up to 18 inputs and 8 outputs for use. At the core is a programmable electrically erasable "AND array" of 36 input lines by 74 product terms. The 36 input lines are derived from the true and complement of the 18 possible input pins. The 74 product terms are made up of: 1 synchronous preset term, 1 asynchronous clear term, 8 output enable terms and 64 terms divided into groups of 8 each feeding into an OR function. Each OR function is directly associated with one of eight macro cells and I/O pins. An individual macro cell can be programmed into one of twelve different configurations. Depending on the configuration, the output of the macro cell can be fed back into the array or output via its associated I/O pin. The configurations include various arrangements for bi-directional I/O, registered or combinatorial feedback, registered or combinatorial output and output polarity control. The output enable term of each I/O pin can be used to force a high impedance state for bidirectional I/O operations or for dedicated input usage. The synchronous preset term, asynchronous clear term and clock (pin 1, INPUT/CLK) are globally routed to all macro cells. #### LOGIC ARRAY OPERATION A more detailed view of the overall architecture, specifically the logic array, is illustrated by the HY18CV8 Logic Array Diagram in figure 2. As referred to previously, the logic array of the HY18CV8 consists of; #### 36 Input Lines: 10 true and complement inputs 8 true and complement inputs/feedbacks #### 74 Product Terms: 64 product terms (8×8 Sum-of-Products terms) 8 output enable product terms 1 synchronous preset term 1 asynchronous clear term Looking at the logic array diagram, the 36 input lines (0-35) run vertically and the 74 product terms (0-73) run horizontally. Each input line and product term intersection in the array has an associated programmable EEPROM memory cell that determines whether the intersection is connected or open. A connection allows an input line to become a logical input of the intersected product term (AND gate). Thus, each product term, although unlikely in a real application, truly equals a 36 input AND gate. During programming of the HY18CV8, all EEPROM memory cells are first erased, opening all input line and product term intersections, specific intersections can then be selectively programmed for connection based on user defined logic functions. Figure 3 illustrates how a logic function, a 2 input exclusive NOR, is implemented in the HY18CV8 array. Note that if all true and complement inputs of product term are left open, the output of the AND gate will be a logical true (HIGH). If both true and complement of one or more inputs are connected to a product term, the output of the AND gate is forced to a logical false(LOW). As illustrated in figure 2, the logic array has 64 product terms that are divided into groups of 8 each feeding into a sum (OR gate). By connecting specific inputs or I/O macro cell feedbacks to the product terms, complex sum-of-products logic functions can be created. Each sum feeds into its associated I/O macro cell where the logic function can be further controlled for output to an I/O pin of feedback into the array. In addition to the 64 product terms of the 8 sum-of-product groups, there are 8 output enable product terms, 1 synchronous preset product term and 1 asynchronous clear product term. These additional terms are used to directly control specific I/O functions which are covered in the following section. # I/O MACRO CELL AND OUTPUT ENABLE OPERATION A great amount of architectural flexibility is provided by the HY18CV8s reconfigurable I/O macro cells and independently controlled output endables. A closer look at the I/O macro Figure 4. HY18CV8 Macro Cell Diagram cell, figure 4, shows that it consists of a D-type flip-flop and two signal select multiplexers. The D-type flip-flop operates similar to standard TTL D flip-flops to the extent that the D input is latched on the rising edge (LOW to HIGH transition) of the CLK input and Q or $\overline{Q}$ output signals can be used. Two additional inputs are controlled by the asynchronous clear and synchronous preset terms. When the asynchronous clear product term is asserted (HIGH) the Q output will immediately be set to a LOW regardless of the clock state. When the synchronous preset term is asserted (HIGH) the Q output will be set to a HIGH on the following rising edge (LOW to HIGH transition) of the CLK input. Priority is given to the asynchronous clear signal if both asynchronous clear and synchronous preset have been asserted. Upon power-up, the asynchronous clear function is automatically performed setting the Q outputs of all macro cell flipflops to a LOW. The two signal select multiplexers of each macro cell are controlled by four EEPROM programmable bits(A, B, C, and D) that determine which of the twelve possible configurations the macro cell will assume. This independent flexibility allows a single HY18CV8 to implement a combination of configurations among its eight macro cells. The configurations include various arrangements for bi-directional I/O, registered or combinatorial feedback, registered or combinatorial output and output polarity control. The twelve possible I/O macro cell configurations are listed in Table 1, Their equivalent circuits are illustated in figure 5. Each of the 8 output enable terms can enable or disable the output of its associated I/O macro cell. When the output enable product term is a logical true (HIGH) the output signal is enabled to the I/O pin. When it is a logical false (LOW) the I/O pin is in a high impedance state. The output enable product term allow individual I/O pins to be input only or bi-directional I/O. #### **DESIGN SECURITY** The HY18CV8 provides a special EEPROM security bit feature that prevents unauthorized reading or copying of designs implemented. The security bit feature is typically used after a design is finalized and ready for production. The actual setting of the security bit is done via the PLD programmer used. Once set, the verify (read) and program operation using a PLD programmer or other method will not be allowed until the entire device has first been erased. #### **CMOS EEPROM TECHNOLOGY** The performance and flexibility provided by the HY18CV8 is primarily due to HYUNDAI's advanced CMOS EEPROM technology offering low power, high speed and nonvolatile reprogrammability. Utilizing this technology along with special design techniques, the HY18CV8 maintains the low power characteristics of CMOS while achieving the speeds of standard bipolar PLDs. For HY18CV8 reprogrammability, Fowler Nordheim tunneling techniques are employed to trap charges onto a floating gate through a thin oxide insulator. The trapped charges remain after power has been removed allowing nonvolatility of programmed data. The charges can be removed by electrically erasing the device. Once fully eraged, it can then be reprogrammed into a new configuration. The HY18CV8 is designed for programming endurance of up to 1000 complete erase/reprogram cycles with a data retention of 10 years, when used within the specified operating temperature range. This means that the HY18CV8 can be reprogrammed up to 1000 times without degrading device operation, and similar to other non-volatile memory technologies, the data last programmed will remain valid for ten years. Althought implemented in EEPROM technology, often associated with in-system reprogrammable memory devices, the HY18CV8 is programmed out-of-system via a PLD programmer. There are several other beneficial reasons, however, for using EEPROM technology. Some of these benefits include; enhanced factory testing allowing 100% programming and functional integrity, cost effective "windowless" packaging and 3 second erase/reprogram time instead of approximately 20 minutes for EPROM PLDs. Figure 5. HY18CV8 Macro Cell Configuration Equivalent Circuits Active Low Active High Active Low Active High Active Low Active High CONFIGURATION INPUT/FEEDBACK SELECT OUTPUT SELECT D C Register Active Low 1 1 1 1 1 Active High 0 1 1 1 2 Ri-Directional I/O Active Low 0 Combinatorial 1 1 3 1 Active High 0 0 1 1 4 Active Low 1 0 Register 5 1 1 Active High 1 O 6 0 1 Combinatorial Feedback Register Feedback Table 1. HY18CV8 Macro Cell Configurations Note: 0-programmed, 1-erased 1 0 1 0 1 7 8 9 10 11 #### APPLICATIONS OF THE HY18CV8 0 0 1 1 0 1 1 0 0 0 0 n O 0 0 O o The versatility of the HY18CV8 makes it an effective alternative to conventional methods of logic design over a broad range of applications. SSI/MSI logic replacement, the HY18CV8 enhances the design process with increased flexibility, higher performance, faster development time and design security. Manufacturing benefits are also realized by requiring fewer components and interconnects resulting in more efficient use of space, simplified inventory control and higher reliability. As a bipolar PAL® replacement, the HY18CV8 has comparable speed and offers several advantages including: enhanced design flexibility, simplified inventory control, reduced power consumption, reprogrammability, and 100% factory testability for function and programming. Design flexbility is of particular importance since the HY18CV8 not only emulates the majorty of the 20 pin PAL® devices (see table 2) but also allows functions found among several PAL® device types to be combined. In addition, completely new functions, not supported by the standard PAL® devices, can be implemented. This flexibility means a designer can focus on the design rather than on the restrictions of a fixed architecture. Reprogrammability is also a key benefit over one time programmable PAL®s. This feature adds convenience and cost savings in development prototyping and field retrofitting of systems. Converting existing PAL® designs to the HY18CV8 for plug-in replacement is easily accomplished using EEPLD evaluation or development tools. Combinatorial Register Combinatorial As a design alternative to low-density gate arrays, one or more HY18CV8s offer a cost effective and low-risk option. With its architectural Table 2. 20 pin PAL® devices that can be emulated by the HY18CV8 | OUTPUT TYPE | PART NUMBER AND I/O CAPACITY | | | | | | | | |--------------------------|------------------------------|------|------|------|-------|---------------|---------------|------| | Combinatorial - High | 10H8 | 12H6 | 14H4 | 16H2 | | 16H8 | 16HD8 | | | Combinatorial - Low | 10L8 | 12L6 | 14L4 | 16L2 | 16L8 | 16LD8 | | | | Combinatorial - Polarity | | | | | | | 16P8 | 18P8 | | Registered - Low | | | | | 16R4 | 16 <b>R</b> 6 | 16 <b>R</b> 8 | | | Registered - Polarity | | | | | 16RP4 | 16RP6 | 16RP8 | | flexibility and equivalent gate density of approximately 300 gates, designs traditionally employing low-density gate arrays can be implemented quickly at no factory development (NRE) cost. Unlike the lead times encountered with gate arrays, the HY18CV8 is off-the-shelf available. Furthermore, if a design error is made or an upgrade is necessary, the changes can simply be reprogrammed. Similar to SSI/MSI logic, PAL®s and low density gate arrays, applications of the HY18CV8 cover all the primary areas of system design including, data processing, communications, consumer, military and transportation. Specific functions implemented using the HY18CV8 range from basic logic and system support circuitry to stand alone controllers. Some applications include: SSI/MSI Logic Replacement/Customization Random logic Decoders/encoders Comparators Multiplexers Counters Shift registers - Processor System Support Address decoding Wait-state generation Memory protection Memory refresh DMA control Interrupt control Timer/counter functions Bus arbitation and interface Error detection and correction - I/O Interface and Support Intelligent I/O port Data communication interface Display interface Keyboard scanning Disk and tape drive control Front panel interface - Stand-Alone Non µP Based Controllers Motor control Sensor monitoring Security access control Display control #### ABSOLUTE MAXIMUM RATINGS(10) | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |-----------------|-----------------------------------------|---------------------------------------------|-------------|------| | $V_{CC}$ | Supply Voltage | Relative to GND | -0.5 to 7.0 | v | | $V_{\rm I}$ | Voltage Applied to Input <sup>(5)</sup> | Relative to GND <sup>(1)</sup> | -0.5 to 7.0 | v | | v <sub>o</sub> | Voltage Applied to Output | Relative to GND <sup>(1)</sup> | -0.5 to 7.0 | v | | Io | Output Current | Per Pin(I <sub>OL</sub> , I <sub>OH</sub> ) | ± 25 | mA | | T <sub>ST</sub> | Storage Temperature | | -65 to 125 | °C | | $T_{LT}$ | Lead Temperature | Soldering 10 second | 300 | °C | #### **OPERATING RANGES** | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |-------------------|---------------------------|------------|------|------|------| | $V_{CC}$ | Supply Voltage | Commercial | 4.75 | 5.25 | v | | TA | Operating Temperature | Commercial | 0 | 70 | °C | | t <sub>R</sub> | Clock Rise Time | See note 3 | | 250 | ns | | t <sub>F</sub> | Clock Fall Time | See note 3 | | 250 | ns | | t <sub>RVCC</sub> | V <sub>CC</sub> Rise Time | See note 3 | | 10 | ms | # DC ELECTRICAL CHARACTERISTICS (Over Operating Range Specifications) | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |-------------------|---------------------------------------|----------------------------------------------------------------------------------------|------|-------------------------------|------------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min, I <sub>OH</sub> =-4.0mA | 2.4 | | v | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min, I <sub>OL</sub> =8mA | | 0.45 | v | | V <sub>IH</sub> | Input HIGH Level | | 2.0 | V <sub>CC</sub> +0.3 | v | | VIL | Input LOW Level | | -0.3 | 0.8 | v | | I <sub>IL</sub> | Input Leakage Current | V <sub>CC</sub> =Max, GND≤V <sub>IN</sub> ≤V <sub>CC</sub> | | 10 | μА | | I <sub>OZ</sub> | Output Leakage Current | I/O=High-Z, GND≤V <sub>O</sub> ≤V <sub>CC</sub> | | 10 | μ <b>A</b> | | I <sub>SC</sub> | Output Short Circuit Current | V <sub>CC</sub> =Max, V <sub>O</sub> =0.5V <sup>(9)</sup> | -30 | -100 | mA | | lccsc | V <sub>CC</sub> Current, Active, CMOS | V <sub>IN</sub> =V <sub>CC</sub> or GND <sup>(4)</sup> | | 20 | mA | | I <sub>CCAC</sub> | V <sub>CC</sub> Current, Active, CMOS | V <sub>IN</sub> =V <sub>CC</sub> or GND <sup>(4)</sup> All outputs open <sup>(4)</sup> | | I <sub>CCSC</sub> + 0.7mA/MHz | mA | | l <sub>CCST</sub> | V <sub>CC</sub> Current, Standby, TTL | V <sub>IN</sub> =V <sub>IL</sub> or V <sub>IH</sub> <sup>(4)</sup> | | 25 | mA | | I <sub>CCAT</sub> | V <sub>CC</sub> Current, Active, TTL | V <sub>IN</sub> =V <sub>IL</sub> or V <sub>IH</sub> , All outputs open <sup>(4)</sup> | | I <sub>CCST</sub> + 0.7mA/MHz | mA | ## CAPACITÁNCE<sup>(7)</sup> | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |------------------|--------------------|----------------------------------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = 5.0$ V | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = 5.0$ V | | 12 | pF | # AC ELECTRICAL CHARACTERISTICS(2) (Over Operating Range) | CVMON | DADAMETER | HY18CV8-25 | | HY18CV8-30 | | HY18CV8-35 | | | |-----------------------------------|----------------------------------------------------------------------------|------------|------|------------|------|------------|------|------| | SYMBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNIT | | t <sub>PD</sub> | Input <sup>(5)</sup> or feedback to non-registered output | | 25 | | 30 | | 35 | ns | | toE | Input <sup>(6)</sup> to output enable | | 25 | | 30 | | 35 | ns | | t <sub>OD</sub> | Input <sup>(6)</sup> to output disable | | 25 | | 30 | | 35 | ns | | t <sub>CO1</sub> | Clock to output | | 18 | | 20 | | 22 | ns | | t <sub>CO2</sub> | Clock to combinatorial output delay via internal registered feedback | | 35 | | 45 | | 50 | ns | | t <sub>SC</sub> | Input <sup>(5)</sup> or feedback setup to clock | 20 | | 25 | | 30 | | ns | | t <sub>HC</sub> | Input <sup>(5)</sup> hold after clock | 0 | | 0 | | 0 | | ns | | t <sub>CL</sub> , t <sub>CH</sub> | Clock width-CLK low time, CLK high time(3) | 15 | | 15 | | 15 | | ns | | t <sub>CP1</sub> | Clock period (register feedback<br>to registered output via internal path) | 30 | | 40 | | 45 | | ns | | t <sub>MAX1</sub> | Maximum clock frequency(1/t <sub>CPI</sub> ) | | 33.3 | | 25 | | 22.2 | MHz | | t <sub>CP2</sub> | Clock period(t <sub>SC</sub> +t <sub>COI</sub> ) | 35 | | 45 | | 50 | | ns | | t <sub>MAX2</sub> | Maximum clock frequency(1/t <sub>CP2</sub> ) | | 28.5 | | 22.2 | | 20 | MHz | | t <sub>AW</sub> | Asynchronous clear pulse width | 25 | | 30 | | 35 | | ns | | t <sub>AP</sub> | Input <sup>(5)</sup> to asynchronous clear | | 30 | | 35 | | 40 | ns | | t <sub>AR</sub> | Asynchronous reset recovery time | | 20 | | 25 | | 30 | ns | | t <sub>RESET</sub> | Power-on reset time for register in clear state. (3) | | 5 | | 5 | | _ 5 | μs | #### **SWITCHING WAVEFORMS** #### NOTES - 1. Minimum DC input is -0.5V, however inputs may undershoot to -2.0V for periods less than 20ns. - 2. $V_{I}$ and $V_{O}$ are not specified for program/verify operation. - 3. Test points for Clock and V<sub>CC</sub> in t<sub>R</sub>, t<sub>F</sub>, t<sub>CL</sub>, t<sub>CH</sub>, and t<sub>RESET</sub> are referenced at 10% and 90% levels. - 4. I/O pins are open (no load). - 5. "Input" refers to input pin signal. - 6. to E is measured from input transition to V<sub>REF</sub>±0.1V, to is measured from input transition to V<sub>OH</sub>0.1V or V<sub>OL</sub>+0.1V; V<sub>REF</sub>=1.90V for TTL interface for 2.375V for CMOS interface. - 7. Capacitances are tested on a sample basis. - 8. Test conditions assume: signal transition times of 5ns or less from the 10% and 90% points, timing reference levels of 1.5V (unless otherwise specified). - 9. Test one output at a time for a duration less than 1 second. - Exposure to absolute maximum ratings over extended periods of time may affect device reliability. Exceeding absolute maximum ratings may cause permanent damage. #### AC EQUIVALENT LOAD CIRCUIT | CMOS INTERFACE | TTL INTERFACE | |---------------------|-------------------| | $R_1 = 480 K\Omega$ | $R_1 = 464\Omega$ | | $R_2 = 480 K\Omega$ | $R_2 = 250\Omega$ | | $C_L = 30pF$ | $C_L = 30pF$ | | CMOS INTERFACE | TTL INTERFACE | |---------------------|-----------------| | $R_L = 228 K\Omega$ | $R_L=163\Omega$ | | $V_L = 2.375V$ | $V_L = 1.75V$ | | $C_L = 30pF$ | $C_L = 30pF$ |