#### Advance information #### Features - Organization: 262,144 words × 16 or 18 bits - Fast clock speeds to 166 MHz in LVTTL/LVCMOS - Fast clock to data access: 3.5/3.8/4/5 ns - Fast $\overline{OE}$ access time: 3.5/3.5/3.8/4 ns - Fully synchronous register-to-register operation - Single register 'flow-through' mode - Single cycle de-select - Pentium® compatible architecture and timing - · Synchronous and asynchronous output enable control - Economical 100-pin TQFP package - Byte write enables - Clock enable for operation hold - Multiple chip enables for easy expansion - 3.3V core power supply - 2.5V or 3.3V I/O operation with separate V<sub>DDO</sub> - · Automatic power down: 30 mW typical standby power - ZBT<sup>TM</sup> pipeline architecture available (AS7C3256K16Z) #### Logic block diagram ## Pin arrangement Note: pins 24, 74 are NC for ×16. ### Selection guide | | 7C3256K16P-3.5 | 7C3256K16P-3.8 | 7C3256K16P-4 | 7C3256K16P-5 | Units | |-------------------------------------|----------------|----------------|--------------|--------------|-------| | Minimum cycle time | 6 | 6.7 | 7.5 | 10 | ns | | Maximum clock frequency | 166.7 | 150 | 133.3 | 100 | MHz | | Maximum pipelined clock access time | 3.5 | 3.8 | 4 | 5 | ns | | Maximum operating current | 350 | 325 | 300 | 250 | mA | | Maximum standby current | 60 | 60 | 60 | 60 | mA | | Maximum CMOS standby current (DC) | 5 | 5 | 5 | 5 | mA | #### Functional description The AS7C3128K36P family is a high performance CMOS 4 Mbit synchronous Static Random Access Memory (SRAM) organized as 262,144 words × 16 or 18 bits and incorporates a two stage register-register pipeline for highest frequency on any given technology. Timing for this device is compatible with existing Pentium synchronous cache specifications. This architecture is suited for ASIC, DSP, and PowerPC based systems in computing, datacomm, instrumentation, and telecommunications systems. When using pipeline burst SRAMs, any turnaround from read-to-write and write-to-read, required the insertion of two dead cycles. When reading data, a two cycle latency until data valid exists due to the nature of the dual register architecture. When writing, data, address and controls are all presented simultaneously. Therefore two dead cycles are required to clear the read pipeline before a write can occur. In a write-to-read transition, two dead cycles are again produced due to the pipeline read latency. These penalties are eliminated in the AS7C3256K16/18Z ZBT architecture device. Fast cycle times of 6/6.7/7.5/10 ns with clock access times ( $t_{CD}$ ) of 3.5/3.5/3.8/4 ns enable 167, 150, 133 and 100 MHz bus frequencies. Three chip enable inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the controller address strobe ( $\overline{ADSP}$ ), or the processor address strobe ( $\overline{ADSP}$ ). The burst advance pin ( $\overline{ADV}$ ) allows subsequent internally generated burst addresses. Read cycles are initiated with $\overline{ADSP}$ (regardless of $\overline{WE}$ and $\overline{ADSC}$ ) using the new external address clocked into the on-chip address register when $\overline{ADSP}$ is sampled Low, the chip enables are sampled active, and the output buffer is enabled with $\overline{OE}$ . In a read operation the data accessed by the current address, registered in the address registers by the positive edge of CLK, are carried to the data-out registers and driven on the output pins on the next positive edge of CLK. $\overline{ADV}$ is ignored on the clock edge that samples $\overline{ADSP}$ asserted, but is sampled on all subsequent clock edges. Address is incremented internally for the next access of the burst when $\overline{WE}$ is sampled High, $\overline{ADV}$ is sampled Low, and both address strobes are High. Burst operation is selectable with the MODE input. With MODE unconnected or driven High, burst operations use a Pentium count sequence. With MODE driven Low the device uses a linear count sequence, suitable for PowerPC and many other applications. Write cycles are performed by disabling the output buffers with $\overline{OE}$ and asserting a write command. A global write enable $\overline{GWE}$ writes all 32 bits regardless of the state of individual $\overline{BWa}$ , $\overline{BWb}$ inputs. Alternately, when $\overline{GWE}$ is High, one or more bytes may be written by asserting $\overline{BWE}$ and the appropriate individual byte $\overline{BW}$ signal(s). $\overline{BWn}$ is ignored on the clock edge that samples $\overline{ADSP}$ Low, but is sampled on all subsequent clock edges. Output buffers are disabled when $\overline{BWn}$ is sampled Low (regardless of $\overline{OE}$ ). Data is clocked into the data input register when $\overline{BWn}$ is sampled Low. Address is incremented internally to the next burst of address if $\overline{BWn}$ and $\overline{ADV}$ are sampled Low. Read or write cycles may also be initiated with ADSC instead of ADSP. The differences between cycles initiated with ADSC and ADSP follow. - ADSP must be sampled High when ADSC is sampled Low to initiate a cycle with ADSC. - WE signals are sampled on the clock edge that samples ADSC Low (and ADSP High). - Master chip select CEO blocks ADSP, but not ADSC. The AS7C3128K36P family operates from a 3.3V supply. I/O's use a separate power supply that can operate at 2.5V or 3.3V. This device is available in a 100-pin 14×20 mm TQFP package. ### Capacitance 1 | Parameter | Symbol | Signals | Test conditions | Max | Unit | |-------------------|-----------------|--------------------------|-------------------------|-----|------| | Input capacitance | C <sub>IN</sub> | Address and control pins | $V_{in} = 0V$ | 5 | pF | | I/O capacitance | Cro | I/O pins | $V_{in} = V_{out} = 0V$ | 7 | pF | # Write enable truth table (per byte) | <u>GWE</u> | BWE | BWn | WRITEn | | |------------|-----|-----|--------|--| | L | X | X | Т | | | X | L | L | Т | | | Н | Н | X | F | | | H | L | Н | F † | | | <u> </u> | | | | | Key: X = Don't Care, L = Low, H = High. † Valid read. # Signal descriptions | Signal | 1/0 | Properties | Description | |----------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | 1 | CLOCK | Clock. All inputs except OE are synchronous to this clock. | | A0-A17 | I | SYNC | Address. Sampled when all chip enables are active and ADSC or ADSP are asserted. | | DQ[a,b] | I/O | SYNC | Data. Driven as output when the chip is enabled and $\overline{OE}$ is active. | | CEO | I | SYNC | Master chip enable. Sampled on clock edges when $\overline{ADSP}$ or $\overline{ADSC}$ is active. When $\overline{CE1}$ is inactive, $\overline{ADSP}$ is blocked. Refer to the SYNCHRONOUS TRUTH TABLE for more information. | | CE1, CE2 | I | SYNC | Synchronous chip enables. Active High and active Low, respectively. Sampled on clock edges when $\overline{\text{ADSC}}$ is active or when $\overline{\text{CE1}}$ and $\overline{\text{ADSP}}$ are active. | | ADSP | I | SYNC | Address strobe processor. Asserted Low to load a new bus address or to enter standby mode. | | ADSC | I | SYNC | Address strobe controller. Asserted Low to load a new address or to enter standby mode. | | ADV | I | SYNC | Advance. Asserted Low to continue burst read/write. | | GWE | I | SYNC default<br>= High | Global write enable. Asserted Low to write all 36 bits. When High, BWE and WEO-WE3 control write enable. This signal is internally pulled High. | | BWE | I | SYNC default<br>= Low | Byte write enable. Asserted Low with $\overline{GWE}$ = High to enable effect of $\overline{WE0}$ – $\overline{WE3}$ inputs. This signal is internally pulled Low. | | BW[a,b] | I | SYNC | Write enables. Used to control write of individual bytes when $\overline{GWE} = \text{High and } \overline{BWE} = \text{Low}$ . If any of $\overline{BW[a:b]}$ is active with $\overline{GWE} = \text{High and } \overline{BWE} = \text{Low}$ the cycle is a write cycle. If all $\overline{BW[a:b]}$ are inactive the cycle is a read cycle. | | ŌĒ | I | ASYNC | Asynchronous output enable. I/O pins are driven when $\overline{\text{OE}}$ is active and the chip is synchronously enabled. | | LBO | I | STATIC<br>default =<br>High | Count mode. When driven High, count sequence follows Intel XOR convention. When driven Low, count sequence follows linear convention. This signal is internally pulled High. 18 | | FT | I | STATIC | Flow-through mode. When low, enables flow-through mode. Connect to $V_{\mbox{\scriptsize DD}}$ if unused or for pipelined operation. | | ZZ | I | ASYNC | Sleep. Places device in low power mode; data is retained. Connect to GND if unused. | | | | | | ## Absolute maximum ratings | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------|------------------------------|------|-----------------|------| | Power supply voltage relative to GND | $V_{\rm DD}$ , $V_{\rm DDQ}$ | -0.5 | +4.6 | V | | Input voltage relative to GND (input pins) | V <sub>IN</sub> | -0.5 | +4.6 | v | | Input voltage relative to GND (I/O pins) | V <sub>IN</sub> | -0.5 | $V_{DDQ} + 0.5$ | | | Power dissipation | P <sub>D</sub> | _ | 1.2 | W | | DC output current | I <sub>OUT</sub> | | 30 | mA | | Storage temperature (plastic) | T <sub>sto</sub> | -65 | +150 | °C | | Temperature under bias | T <sub>bias</sub> | -65 | +135 | °C | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect reliability. ## AS7C3256K16P AS7C3256K18P # Synchronous truth table | CEO | CE1 | CE2 | ADSP | ADSC | $\overrightarrow{ADV}$ | WRITEn <sup>†</sup> | ŌĒ | Address accessed | CLK | Operation | |-----|-----|-----|------|------|------------------------|---------------------|----|------------------|--------|---------------| | Н | х | Х | X | L | x | х | X | NA | L to H | Deselect | | L | L | X | L | X | x | X | X | NA | L to H | Deselect | | L | L | Х | Н | L | X | Х | Х | NA | L to H | Deselect | | L | Х | Н | L | X | Х | X | Х | NA | L to H | Deselect | | L | X | Н | Н | L | X | Х | Х | NA | L to H | Deselect | | L | Н | L | L | X | X | F | L | External | L to H | Begin read | | L | Н | L | L | X | X | F | Н | External | L to H | Begin read | | L | Н | L | Н | L | X | F | L | External | L to H | Begin read | | L | Н | L | Н | L | X | F | Н | External | L to H | Begin read | | X | х | X | H | Н | L | F | L | Next | L to H | Cont. read | | X | Х | Х | Н | Н | L · | F | H | Next | L to H | Cont. read | | X | X | Х | Н | H | Н | F | L | Current | L to H | Suspend read | | X | Х | Х | Н | Н | H | F | H | Current | L to H | Suspend read | | Н | X | х | Х | Н | L | F | L | Next | L to H | Cont. read | | Н | х | Х | х | Н | L | F | Н | Next | L to H | Cont. read | | Н | Х | х | Х | Н | Н | F | L | Current | L to H | Suspend read | | Н | Х | Х | Х | Н | Н | F | Н | Current | L to H | Suspend read | | L | н | L | Н | L | Х | Т | X | External | L to H | Begin write | | x | Х | X | H | н | L | T | Х | Next | L to H | Cont. write | | Н | х | Х | Х | H | L | T | X | Next | L to H | Cont. write | | X | х | Х | Н | Н | Н | T | Н | Current | L to H | Suspend write | | Н | x | Х | х | Н | Н | T | Н | Current | L to H | Suspend write | Key: X = Don't Care, L = Low, H = High. †See Write enable truth table for more information. ### Recommended operating conditions | Parameter | | Symbol | Min | Nominal | Max | Unit | |-------------------------------|--------------|----------------------------|-------|--------------|-----------------|------| | a 1 1 | | V <sub>DD</sub> | 3.0 | 3.3 | 3.6 | V | | Supply voltage | | GND | 0.0 | 0.0 | 0.0 | v | | I/O supply voltage | | V <sub>DDQ</sub> | 2.35 | 2.5 or 3.3 | 3.6 | v | | | | GND <sub>O</sub> | 0.0 | 0.0 | 0.0 | V | | · | Address and | V <sub>IH</sub> | 2.0 | | 4.5 | V | | | control pins | $\overline{v_{\text{IL}}}$ | -0.5* | | 0.8 | V | | LVTTL input voltages | | V <sub>IH</sub> | 2.0 | _ | $V_{DDQ} + 0.5$ | V | | | I/O pins | $\overline{v_{\text{IL}}}$ | -0.5* | _ | 0.8 | | | Ambient operating temperature | | TA | 0 | <del>_</del> | 70 | °C | <sup>\*</sup> $V_{\text{IL}}\,\text{min} = -2.0V$ for pulse width less than 0.2 x $\tau_{\text{RC}}$ # DC electrical characteristics over operating range | | | | -1 | 66 | -1 | 50 | -1 | 33 | - I | 00 | | |--------------------------------|------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Symbol | Test conditions | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Input leakage<br>current | I <sub>LI</sub> | $V_{\rm DD}$ = Max, $V_{\rm in}$ = GND to $V_{\rm DD}$ | _ | 2 | _ | 2 | - | 2 | ••• | 2 | μА | | Output leakage current | I <sub>LO</sub> | $\overrightarrow{OE} \ge V_{IH}, V_{DD} = Max,$<br>$V_{OUT} = GND \text{ to } V_{DD}$ | - | 2 | - | 2 | | 2 | ~ | 2 | μА | | Operating power supply current | I <sub>CC</sub> | $\overline{CE} = V_{IL}$ , $CE = V_{IH}$ , $\overline{CE} = V_{IL}$ ,<br>$f = f_{max}$ , $I_{out} = 0$ mA | - | 350 | _ | 325 | - | 300 | - | 250 | mA | | | I <sub>SB</sub> | Deselected, $f = f_{max}$ | | 60 | _ | 60 | - | 60 | | 60 | mA | | Standby power supply current | I <sub>SB1</sub> | Deselected, $f = 0$ ,<br>all $V_{IN} \le 0.2V$ or $\ge V_{DD} - 0.2V$ | _ | 5 | - | 5 | - | s | - | 5 | mA | | 0 | V <sub>OL</sub> | $I_{OL} = 8 \text{ mA}, V_{DDO} = 3.6 \text{V}$ | _ | 0.4 | _ | 0.4 | - | 0.4 | - | 0.4 | v | | Output voltage | V <sub>OH</sub> | $I_{OH} = -8 \text{ mA}, V_{DDO} = 3.0 \text{V}$ | 2.4 | - | 2.4 | | 2.4 | - | 2.4 | - | v | # Timing characteristics over operating range | | | -3.5 | | -3.8 | | -4 | | -5 | | | | |-----------------------------------------|-------------------|------|-----|------|-----|-----|-----|-----|--------------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Clock frequency | F <sub>MAX</sub> | - | 166 | - | 150 | | 133 | | 100 | MHz | 1 | | Cycle time (pipelined mode) | t <sub>CYC</sub> | 6 | - | 6.6 | - | 7.5 | - | 10 | - | ns | | | Clock access time (pipelined mode) | t <sub>CD</sub> | - | 3.5 | - | 3.8 | - | 4 | - | 5 | ns | | | Clock access time (flow-through mode) | t <sub>CDF</sub> | - | 6 | - | 6.6 | - | 7.5 | - | 10 | ns | | | Output enable Low to data valid | t <sub>OE</sub> | - | 3.5 | - | 3.5 | - | 3.8 | - | 4 | ns | | | Clock High to output Low Z | t <sub>LZC</sub> | 0 | - | 0 | - | 0 | - | 0 | - | ns | 8 | | Data output hold from clock High | t <sub>OH</sub> | 1.5 | - | 1.5 | | 1.5 | - | 2 | - | ns | 8 | | Output enable Low to output Low Z | t <sub>LZOE</sub> | 1 | - | 1 | | 1.5 | - | 2 | - | ns | 8 | | Output enable High to output High Z | t <sub>HZOE</sub> | - | 3 | | 3.5 | - | 4 | - | 4 | ns | 8 | | Clock High to output High Z | t <sub>HZC</sub> | - | 2.5 | - | 3 | - | 3.5 | - | 3.5 | ns | 8 | | Clock High to output High Z (no load) | tHZCN | - | 1.5 | - | 1.5 | - | 2 | | 2.5 | ns | 1,9 | | Clock High pulse width | t <sub>CH</sub> | 2.4 | | 2.6 | - | 2.8 | | 3 | - | ns | | | Clock Low pulse width | t <sub>CL</sub> | 2.4 | - | 2.6 | - | 2.8 | - | 3 | - | ns | | | Address and Control setup to clock High | t <sub>AS</sub> | 1 | - | 1.3 | - | 1.5 | - | 1.5 | - | ns | | | Data setup to clock High | t <sub>DS</sub> | 1 | - | 1.3 | - | 1.5 | - | 1.5 | - | ns | | | Write setup to clock High | t <sub>WS</sub> | 1 | - | 1.3 | - | 1.5 | - | 1.5 | <del>.</del> | ns | | | Chip select setup to clock High | t <sub>CSS</sub> | 1 | - | 1.3 | - | 1.5 | - | 1.5 | • | ns | | | Address hold from clock High | t <sub>AH</sub> | 0.5 | - | 0.5 | _ | 0.5 | - | 0.5 | - | ns | | | Data hold from clock High | t <sub>DH</sub> | 0.5 | - | 0.5 | _ | 0.5 | - | 0.5 | - | ns | | | Write hold from clock High | t <sub>WH</sub> | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | ns | | | Chip select hold from clock High | t <sub>CSH</sub> | 0.5 | | 0.5 | _ | 0.5 | - | 0.5 | - | ns | | | Output rise time (0 pF load) | t <sub>R</sub> | 1.5 | _ | 1.5 | | 1.5 | - | 1.5 | - | V/ns | | | Output fall time (0 pF load) | t <sub>F</sub> | 1.5 | _ | 1.5 | - | 1.5 | _ | 1.5 | - | V/ns | 1 | See "Notes" on page 189. Note: $\Theta$ = XOR when MODE = High/No Connect; $\Theta$ = ADD when MODE = Low. Refer to Burst Sequence Table on page 158. $\overline{WE}[0:3]$ is don't care. Note: $\Theta$ = XOR when MODE = High/No Connect; $\Theta$ = ADD when MODE = Low. Refer to Burst Sequence Table on page 158. Note: ⊕ = XOR when MODE = High/No Connect; ⊕ = ADD when MODE = Low. Refer to Burst Sequence Table on page 158. #### Notes - 1 This parameter is guaranteed but not tested. - 2 For test conditions, see AC Test Conditions, Figures A, B, C. - 3 This parameter is sampled and not 100% tested. - 4 This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of CLK when chip is enabled. - 5 Typical values measured at 3.3V, 25°C and 10 ns cycle time. - 6 I<sub>CC</sub> given with no output loading. I<sub>CC</sub> increases with faster cycle times and greater output loading. - 7 Transitions are measured $\pm$ 500 mV from steady state voltage. Output loading specified with C<sub>I</sub> = 5 pF as in Figure C. - 8 t<sub>HZOE</sub> is less than t<sub>LZOE</sub> and t<sub>HZC</sub> is less than t<sub>LZC</sub> at any given temperature and voltage. - 9 t<sub>HZCN</sub> is a no load' parameter to indicate exactly when SRAM outputs have stopped driving. #### AC test conditions - Output Load: see Figure B, except for t<sub>LZC</sub>, t<sub>LZOE</sub>, t<sub>HZOE</sub>, t<sub>HZC</sub> see Figure C. - Input pulse level: GND to 3V. See Figure A. - Input rise and fall time (Measured at 0.3V and 2.7V): 2 ns. See Figure A. - Input and output timing reference levels: 1.5V. Figure A: Input waveform Figure B: Output load (A) Figure C: Output load(B) #### AS7C3256K16P and AS7C3256K18P ordering information | Package | Functionality | 166 MHz | 150 MHz | 133 MHz | 100 MHz | |---------|---------------|---------------------|---------------------|-------------------|-------------------| | TQFP | PBSRAM | AS7C3256K16P-3.5TQC | AS7C3256K16P-3.8TQC | AS7C3256K16P-4TQC | AS7C3256K16P-5TQC | | TQFP | PBSRAM | AS7C3256K18P-3.5TQC | AS7C3256K18P-3.BTQC | AS7C3256K18P-4TQC | AS7C3256K18P-5TQC | #### AS7C3256K16P and AS7C3256K18P part numbering system | AS7C | 3 | 256K16 | P | XX | XX | С | |----------------|-------------------|------------------------------|----------------------------------|------------------|-----------------------|-----------------------------------------| | SRAM<br>prefix | Operating voltage | Part number,<br>organization | Timing Z = ZBT timing P = PBSRAM | access time (ns) | Package:<br>TQ = TQFP | Commercial temperature,<br>0°C to 70 °C | ZBT is a trademark of Integrated Device Technology, Inc. Pentium is a trademark of Intel Corporation.