# SRM2BV813LLBT7 # 8M-bit Static RAM - Super Low Voltage Operation and Low Current Consumption - ●Access Time 70ns (2.4V) - ●524,288 Words x 16-bit Asynchronous - Wide Temperature Range #### **■ DESCRIPTION** The SRM2BV813LLBT7 is a 524,288 words x 16-bit asynchronous, random access memory on a monolithic CMOS chip. Its very low standby power requirement makes it ideal for applications requiring non-volatile storage with back-up batteries. The asynchronous and static nature of the memory requires no external clock and no refreshing circuit. It is possible to control the data width by the data byte control. 3-state output allows easy expansion of memory capacity. The temperature range of the SRM2BV813LLBT7 is from –40 to 85°C, and it is suitable for the industrial products. #### **■ FEATURES** - Fast Access time ...... 70ns (2.4V) - Low supply current ...... LL Version - Completely static ...... No clock required - Supply voltage ...... 2.4V to 3.0V - 3-state output with wired-OR capability - Non-volatile storage with back-up batteries - Package ...... SRM2BV813LLBT TFBGA-48 pin (Tape CSP) #### **■ BLOCK DIAGRAM** ### **■ PIN CONFIGURATION** ### **■ PIN DESCRIPTION** | A0 to A18 | Address Input | |------------|-----------------------------| | WE | Write Enable | | ŌĒ | Output Enable | | CS1 | Chip Select1 | | CS2 | Chip Select2 | | <u>LB</u> | LOWER Byte Enable | | UB | UPPER Byte Enable | | I/O1 to 16 | Data I/O | | VDD | Power Supply (1.8V to 2.7V) | | Vss | Power Supply (0V) | | NC | No connection | | | | # ■ ABSOLUTE MAXIMUM RATINGS $(V_{SS}=0V)$ | | | | (133 01) | |--------------------------------|------------------|----------------------------------|----------| | Parameter | Symbol | Ratings | Unit | | Supply voltage | $V_{DD}$ | – 0.5 to 3.6 | V | | Input voltage | V <sub>I</sub> | - 0.5 * to V <sub>DD</sub> + 0.3 | V | | Input/Output voltage | V <sub>I/O</sub> | $-0.5$ * to $V_{DD} + 0.3$ | V | | Power dissipation | $P_{D}$ | 0.5 | W | | Operating temperature | T <sub>opr</sub> | – 40 to 85 | °C | | Storage temperature | T <sub>stg</sub> | - 65 to 150 | Ô | | Soldering temperature and time | T <sub>sol</sub> | 260°C, 10s (at lead) | ı | $<sup>^{\</sup>star}\,V_{\text{I}},V_{\text{I/O}}$ (Min.) = -2.0V (when pulse width is less than 50ns) #### ■ DC RECOMMENDED OPERATING CONDITIONS $(Ta = -40 \text{ to } 85 \, ^{\circ}\text{C})$ | Parameter | Symbol | $V_{DD} = 2.4 \text{ to } 3.0 \text{V}$ | | | | | |----------------|-----------------|-----------------------------------------|------|----------------------|------|--| | i diametei | Symbol | Min. | Тур. | Max. | Unit | | | Supply voltage | $V_{DD}$ | 2.4 | 2.7 | 3.0 | V | | | Supply voltage | $V_{SS}$ | 0.0 | 0.0 | 0.0 | V | | | Input voltage | V <sub>IH</sub> | 0.75V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | | Input voltege | V <sub>IL</sub> | - 0.3 <sup>*</sup> | _ | 0.8 | V | | <sup>\*</sup> if pulse width is less than 50ns it is - 2.0V #### **■ ELECTRICAL CHARACTERISTICS** #### DC Electrical Characteristics (V<sub>SS</sub> =0V, Ta = -40 to 85 °C) | | | | $V_{D}$ | D = 2.4 to 3.0 | VC | | | | |---------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|------|------|--------------|--| | Parameter | Symbol | Conditions | Min. | Typ <sup>*1</sup> | Max. | Unit | | | | Input leakage current | ILI | $V_I = 0$ to $V_E$ | -1.0 | 1 | 1.0 | μΑ | | | | Output leakage current | I <sub>LO</sub> | $\overline{LB}$ and $\overline{UB} = V_{IH}$ or $\overline{CS1} = V_{IH}$ or $\overline{CS2} = V_{IL}$ or $\overline{WE} = V_{IL}$ or $\overline{OE} = V_{IH}$ , $V_{I/O} = 0$ to $V_{DD}$ | | -1.0 | - | 1.0 | μА | | | High level output voltage | V <sub>OH</sub> | I <sub>OH</sub> | -0.5mA | 1.8 | _ | _ | <sub>V</sub> | | | Thigh level earpar vehage | VOH | ОН | –100μA | V <sub>DD</sub> -0.2 | _ | _ | · | | | Low level output voltage | V <sub>OL</sub> | l <sub>-</sub> . | 0.5mA | - | _ | 0.4 | ] ,, | | | Low level output voltage | | l <sub>OL</sub> | 100μΑ | _ | _ | 0.2 | V | | | Standby supply current | I <sub>DDS</sub> | CS1 = V <sub>IH or</sub> CS2= V <sub>IL</sub> | | - | - | 1.0 | mA | | | | | $\overline{\text{CS1}} = \text{CS2} \ge \text{V}_{\text{DD}} - 0.2\text{V}$ | | - | _ | 20 | μΑ | | | | I <sub>DDS1</sub> | or CS2 ≤ 0.2V | Ta ≤25°C | - | 0.5 | 2.0 | ] μΛ | | | Average operating current | I <sub>DDA</sub> | $V_I = V_{IL} \text{ or } V_{IH}$ $I_{I/O} = 0\text{mA}, \text{ tcyc} = \text{Min}.$ | | ı | 25 | 35 | mA | | | | I <sub>DDA1</sub> | $V_I = V_{IL} \text{ or } V_{IH}$<br>$I_{I/O} = 0\text{mA}, \text{ tcyc} = 1\mu\text{s}$ | | _ | 3 | 5 | mA | | | Operating Supply Current | I <sub>DDO</sub> | $V_I = V_{IL}$ or $V_{I+1}$<br>$I_{I/O} = 0$ mA | ı | 3 | 5 | mA | | | <sup>\*1 :</sup> Typical values are measured at Ta = $25^{\circ}$ C and VDD = 2.7V # ● Terminal Capacitance $(Ta = 25^{\circ}C, f = 1MHz)$ | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |---------------------|------------------|----------------|------|------|------|------| | Address Capacitance | C <sub>ADD</sub> | $V_{ADD} = 0V$ | _ | _ | 8 | pF | | Input Capacitance | Cı | $V_1 = 0V$ | _ | _ | 8 | pF | | I/O Capacitance | C <sub>I/O</sub> | $V_{I/O} = 0V$ | _ | _ | 10 | pF | Note: This parameter is made by the inspection data of sample, not of all products # SRM2BV813LLBT7 #### AC Electrical Characteristics # O Read Cycle $(V_{SS} = 0V, Ta = -40 \text{ to } 85^{\circ}C)$ | 11000 0 7 0.0 | | | SRM2BV | | | |------------------------|-------------------|--------------------|--------|------|----| | Parameter | Symbol | Test<br>Conditions | 2.4 to | Unit | | | | | Conditions | Min. | Max. | ] | | Read cycle time | t <sub>RC</sub> | 1 | 70 | _ | ns | | Address access time | t <sub>ACC</sub> | 1 | - | 70 | ns | | CS1 access time | t <sub>ACS1</sub> | 1 | - | 70 | ns | | CS2 access time | t <sub>ACS2</sub> | 1 | - | 70 | ns | | OE access time | t <sub>OE</sub> | 1 | - | 40 | ns | | LB, UB access time | t <sub>AB</sub> | 1 | - | 40 | ns | | CS1 output set time | t <sub>CLZ1</sub> | 2 | 5 | _ | ns | | CS2 output set time | t <sub>CLZ2</sub> | 2 | 5 | _ | ns | | CS1 output floating | t <sub>CHZ1</sub> | 2 | _ | 30 | ns | | CS2 output floating | t <sub>CHZ2</sub> | 2 | _ | 30 | ns | | LB, UB output set time | t <sub>BLZ</sub> | 2 | 0 | _ | ns | | LB, UB output floating | t <sub>BHZ</sub> | 2 | _ | 30 | ns | | OE output set time | t <sub>OLZ</sub> | 2 | 0 | _ | ns | | OE output floating | t <sub>OHZ</sub> | 2 | _ | 30 | ns | | Output hold time | t <sub>OH</sub> | 1 | 5 | _ | ns | # O Write Cycle $$(V_{SS} = 0V, Ta = -40 \text{ to } 85^{\circ}C)$$ | | | | SRM2BV | | | |------------------------|------------------|--------------------|--------|------|----| | Parameter | Symbol | Test<br>Conditions | 2.4 to | Unit | | | | | Conditions | Min. | Max. | | | Write cycle time | twc | 1 | 70 | _ | ns | | Chip select time (CS1) | t <sub>CW1</sub> | 1 | 60 | _ | ns | | Chip select time (CS2) | t <sub>CW2</sub> | 1 | 60 | _ | ns | | Address enable time | t <sub>AW</sub> | 1 | 60 | _ | ns | | Address setup time | t <sub>AS</sub> | 1 | 0 | _ | ns | | Write pulse width | t <sub>WP</sub> | 1 | 55 | _ | ns | | LB, UB select time | t <sub>BW</sub> | 1 | 60 | _ | ns | | Address hold time | t <sub>WR</sub> | 1 | 0 | _ | ns | | Data setup time | t <sub>DW</sub> | 1 | 35 | _ | ns | | Data hold time | t <sub>DH</sub> | 1 | 0 | _ | ns | | WE output floating | t <sub>WHZ</sub> | 2 | _ | 30 | ns | | WE output set time | t <sub>ow</sub> | 2 | 5 | _ | ns | - \*1 Test Conditions - 1. Input pulse level: 0.3V to 0.8Vpp(2.4Vto 3.0V) - $2. \ t_r = t_f = 5ns$ - 3. Input and output timing reference levels :1/2VDD(2.4V to 3.0V) - 4. Output load : CL =100pF (Includes Jig Capacitance) - \*2 Test Conditions - 1. Input pulse level: 0.3V to 0.8Vpp(2.4V to 3.0V) - $2.\ t_r=t_f=5ns$ - 3. Input timing reference levels :1/2VDD(2.4V to 3.0V) - 4. Output timing reference levels : $\pm 200 \text{mV}$ (The level changed from stable output voltage level) - 5. Output load :CL = 5pF (Includes Jig Capacitance) ## Timing Chart (Word-mode) Note : $^*1$ During read cycle time, $\overline{WE}$ is to be "High" level. - $^*$ 2 In write cycle time that is controlled by $\overline{\text{CS1}}$ or CS2, output buffer is to be "Hi-Z" state even if $\overline{\text{OE}}$ is "Low" level. - 3 When output buffer is in output state, be careful that do not input the opposite signals to the output data. #### • DATA RETENTION CHARACTERISTIC WITH LOW VOLTAGE POWER SUPPLY $(VSS = 0V, Ta = -40 \text{ to } 85^{\circ}C)$ | Parameter | Symbol | Conditions | Min. | Тур.* | Max. | Unit | |-------------------------------|------------------|------------------------------------------------------------------------------------|------|-------|------|------| | Data retention supply voltage | V <sub>DDR</sub> | | 1.0 | _ | 2.7 | V | | Data retention curren | I <sub>DDR</sub> | $V_{DDR} = 2.5V$ $\overline{CS1} = CS2 \ge V_{DD} - 0.2V \text{ or } CS2 \le 0.2V$ | _ | 0.5 | 17 | μА | | Data hold time | t <sub>CDR</sub> | | 0 | _ | _ | ns | | Operation recovery time | t <sub>R</sub> | | 5 | _ | _ | ms | <sup>\*:</sup> Reference data at Ta=25°C ### Data retention timing (CS1 Control) #### #### **Data retention timing (CS2 Control)** #### **■ FUNCTIONS** #### Truth Table | CS1 | CS2 | LB | ŪB | ŌĒ | WE | I/O1 to 8 | I/O9 to 16 | MODE | I <sub>DD</sub> | |-----|-----|----|----|----|----|-----------|------------|------------------|--------------------------------------| | Н | Х | Х | Х | Х | Χ | High-Z | High-Z | Not Selected | I <sub>DDS</sub> , I <sub>DDS1</sub> | | Х | L | Х | Х | Х | Х | High-Z | High-Z | Not Selected | I <sub>DDS</sub> , I <sub>DDS1</sub> | | L | Н | Χ | Χ | Н | Η | High-Z | High-Z | Output disable | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | Н | Н | Χ | Χ | High-Z | High-Z | Output disable | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | L | Н | Х | L | Data In | High-Z | Lower Byte Write | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | Н | L | Х | L | High-Z | Data In | Upper Byte Write | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | L | L | Х | L | Data In | Data In | All Byte Write | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | L | Н | L | Н | DataOut | High-Z | Lower Byte Read | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | Н | L | L | Н | High-Z | DataOut | Upper Byte Read | I <sub>DDA</sub> , I <sub>DDA1</sub> | | L | Н | L | L | L | Н | Data Out | Data Out | All Byte Read | I <sub>DDA</sub> , I <sub>DDA1</sub> | X: High or Low #### Reading data It is possible to control the data width by $\overline{LB}$ and $\overline{UB}$ pins. (1) Reading data from lower byte Data is able to be read when the address is set while holding $\overline{CS1}$ ="Low", $\overline{CS2}$ = "High", $\overline{OE}$ = "Low", $\overline{LB}$ ="Low", and $\overline{WE}$ = "High". (2) Reading data from upper byte Data is able to be read when the address is set while holding $\overline{CS1}$ = "Low", $\overline{CS2}$ = "High", $\overline{OE}$ = "Low", $\overline{UB}$ = "Low", and $\overline{WE}$ ="High". (3) Reading data from both bytes Data is able to be read when the address is set while holding $\overline{CS1}$ = "Low", $\overline{CS2}$ = "High", $\overline{OE}$ ="Low", $\overline{UB}$ ="Low", $\overline{LB}$ = "Low", and $\overline{WE}$ = "High". Since I/O pins are in "Hi-Z" state when, $\overline{OE}$ = "High", the data bus line can be used for any other objective, then access time is apparently able to be cut down. #### Writing data (1) Writing data into lower byte There are the following four ways of writing data into memory. - i) Hold CS2 = "High", WE = "Low", UB = "High", and LB = "Low", set address and give "Low" pulse to CS1. - ii) Hold $\overline{CS1}$ = "Low", $\overline{WE}$ = "Low", $\overline{UB}$ ="High", and $\overline{LB}$ = "Low", set address and give "High" pulse to CS2. - iii) Hold $\overline{\text{CS1}}$ = "Low", CS2 = "High", $\overline{\text{UB}}$ ="High", and $\overline{\text{LB}}$ = "Low", set address and give "Low" pulse to $\overline{\text{WE}}$ - ix) Hold $\overline{CS1}$ = "Low", CS2 = "High", $\overline{WE}$ ="Low", and $\overline{UB}$ = "High", set address and give "Low" pulse to $\overline{LB}$ . Anyway, data on I/O pins are latched up into the memory cell during $\overline{CS1}$ ="Low", CS2 = "High", $\overline{WE}$ and $\overline{LB}$ ="Low". #### (2) Writing data into upper byte There are the following four ways of writing data into the memory. - i) Hold CS2 = "High", WE = "Low", $\overline{LB}$ = "High", and $\overline{UB}$ = "Low", set address and give "Low" pulse to $\overline{CS1}$ . - ii) Hold $\overline{\text{CS1}}$ ="Low", WE ="Low", $\overline{\text{LB}}$ ="High", and $\overline{\text{UB}}$ ="Low", set address and give "High" pulse to CS2. - iii) Hold $\overline{CS1}$ ="Low", CS2 = "High", $\overline{LB}$ = "High", and $\overline{UB}$ = "Low", set address and give "Low" pulse to $\overline{WE}$ . - ix) Hold $\overline{\text{CS1}}$ ="Low",CS2 ="High",WE="Low",and $\overline{\text{LB}}$ ="High",set address and give "Low" pulse to $\overline{\text{UB}}$ . Anyway, data on I/O pins are latched up into the memory cell during $\overline{CS1}$ ="Low", $\overline{CS2}$ = "High", $\overline{WE}$ and $\overline{UB}$ ="Low". (3)Writing data into both bytes There are the following four ways of writing data into the memory. - i) Hold CS2 = "High", $\overline{WE}$ = "Low", $\overline{LB}$ and $\overline{UB}$ = "Low", set address and give "Low" pulse to $\overline{CS1}$ . - ii) Hold $\overline{CS1}$ = "Low", $\overline{WE}$ = "Low", $\overline{LB}$ and $\overline{UB}$ = "Low", set address and give "High" pulse to CS2. - iii) Hold $\overline{CS1}$ = "Low", CS2 = "High", $\overline{LB}$ and $\overline{UB}$ = "Low", set address and give "Low" pulse to $\overline{WE}$ . - ix) Hold $\overline{\text{CS1}}$ = "Low", CS2 = "High", $\overline{\text{WE}}$ = "Low", set address and give "Low" pulse to LB and $\overline{\text{UB}}$ . Anyway, data on I/Opins are latched up into the memory cell during $\overline{CS1}$ = "Low", $\overline{CS2}$ ="High", $\overline{WE}$ = "Low", $\overline{UB}$ and $\overline{LB}$ = "Low". As DATA I/O pins are in "Hi-Z" when $\overline{CS1}$ = "High", CS2 = "Low", $\overline{OE}$ = "High", or $\overline{LB}$ and $\overline{UB}$ ="High", the contention on the data bus can be avoided. But while I/O pins are in the output state, the data that is opposite to the output data should not be given. #### Standby mode When $\overline{\text{CS1}}$ is "High" or CS2 is "Low" the chip is in the standby mode (only retaining data operation). In this case data I/O pins are Hi-Z, and all inputs of addresses, $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , $\overline{\text{UB}}$ , $\overline{\text{LB}}$ , and data are inhibited. When $\overline{\text{CS1}} = \text{CS2} \ge \text{V}_{\text{DD}}$ - 0.2V or CS2 $\le$ 0.2V, there is almost no current flow except through the high resistance parts of the memory. #### Data retention at low voltage In case of the data retention in the stadby mode, the power supply can be gone down till the specified voltage. But it is impossible to write or read in this mode. #### **■ PACKAGE DIMENSIONS** **■ CHARACTERISTICS CURVES** Under Measurement #### NOTICE: No part of this material may be reproduced or duplicated in any form or by any means without the written permission of Seiko Epson. Seiko Epson reserves the right to make changes to this material without notice. Seiko Epson does not assume any liability of any kind arising out of any inaccuracies contained in this material or due to its application or use in any product or circuit and, further, there is no representation that this material is applicable to products requiring high level reliability, such as, medical products. Moreover, no license to any intellectual property rights is granted by implication or otherwise, and there is no representation or warranty that anything made in accordance with this material will be free from any patent or copyright infringement of a third party. This material or portions thereof may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export license from the Ministry of International Trade and Industry or other approval from another government agency. © Seiko Epson Corporation 2000 All right reserved. #### **SEIKO EPSON CORPORATION** ELECTRONIC DEVICES MARKETING DIVISION IC Marketing & Engineering Group **ED International Marketing Department Europe & U.S.A.** 421-8, Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: +81-(0)42-587-5812 FAX: +81-(0)42-587-5564 **ED International Marketing Department Asia** 421-8, Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: +81-(0)42-587-5814 FAX: +81-(0)42-587-5110 ■ EPSON Electronic Devices Website http://www.epson.co.jp/device/