# APA0712



### 1.4W Mono Audio Low-Voltage Audio Power Amplifier

### Features

- Operating Voltage: 2.5V-5.5V
- Supply Current
  - $-I_{DD}$ =1.5mA at V<sub>DD</sub>=5V  $-I_{DD}$ =1.2mA at V<sub>DD</sub>=3.6V
  - $-I_{DD}$ =1mA at V<sub>DD</sub>=2.5V

  - Low Shutdown Current -  $I_{DD}=0.5\mu A$  at  $V_{DD}=5V$
- Low Distortion
  - 0.85W, at  $V_{DD}$ =5V,  $R_{L}$ =8 $\Omega$  THD+N=0.05% - 0.43W, at  $V_{DD}$ =3.6V,  $R_{L}$ =8 $\Omega$  THD+N=0.05% - 0.6W, at  $V_{DD}$ =3.6V,  $R_{L}$ =4 $\Omega$  THD+N=0.09% - 0.2W, at  $V_{DD}$ =2.5V,  $R_{L}$ =8 $\Omega$  THD+N=0.09% - 0.26W, at  $V_{DD}$ =2.5V,  $R_{L}$ =4 $\Omega$  THD+N=0.1%
- Output Power

```
at 1% THD+N
- 1.2W, at V_{DD}=5V, R<sub>L</sub>=8Ω
- 0.6W, at V_{DD}=3.6V, R<sub>L</sub>=8Ω
- 0.82W, at V_{DD}=3.6V, R<sub>L</sub>=4Ω
- 0.27W, at V_{DD}=2.5V, R<sub>L</sub>=8Ω
```

-0.36W, at V<sub>DD</sub>=2.5V, R<sub>L</sub>=4 $\Omega$ 

at 10% THD+N

- 1.4W, at V\_{\_{DD}}=5V, RL=8\Omega
- 0.75W, at  $V_{dd}$ =3.6V, R<sub>L</sub>=8 $\Omega$
- 1.05W, at V\_{\_{\rm DD}}=3.6V, R\_{\_{\rm L}}=4\Omega
- 0.35W, at  $V_{DD}$ =2.5V, R<sub>L</sub>=8 $\Omega$
- 0.46W, at  $V_{DD}$ =2.5V, R<sub>L</sub>=4 $\Omega$
- Depop Circuitry Integrated
- Thermal Shutdown Protection and Over Current
   Protection Circuitry

- High supply voltage ripple rejection
- Surface-Mount Packaging
   9 bump WLCSP
- Lead Free Available (RoHS Compliant)

# **General Description**

The APA0712 is a mono BTL audio power amplifier developed especially for low-voltage applications where internal speakers are required. Operating with a 5V supply, the APA0712 can deliver 1.4W of continuous power into a BTL 8Ω load at 10% THD+N throughout voice band frequencies. Although this device is characterized out to 20kHz, its operation is optimized for narrow band applications such as wireless communications. The BTL configuration eliminates the need for external coupling capacitors on the output in most applications, which is particularly important for small battery-powered equipment. This device features a shutdown mode for power-sensitive applications with special depop circuitry to eliminate speaker noise when exiting shutdown mode. The APA0712 is available in 9 bumps WLCSP.

# **Applications**

- Mobil Phones
- PDAs
- Digital Camera
- Portable Electronic Devices

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### **Pin Configuration**



# **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS and compatible with both SnPb and lead-free soldering operations. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J STD-020C for MSL classification at lead-free peak reflow temperature.

# **Block Diagram**





# **Absolute Maximum Ratings**

(Over operating free-air temperature range unless otherwise noted.)

| Symbol              | Parameter                            | Rating             | Unit |
|---------------------|--------------------------------------|--------------------|------|
| V <sub>DD</sub>     | Supply Voltage                       | -0.3 to 6          | V    |
| V <sub>IN</sub> ,SD | Input Voltage                        | -0.3 to 6          | V    |
| T <sub>A</sub>      | Operating Junction Temperature Range | -40 to 85          | C    |
| TJ                  | Maximum Junction Temperature         | 150                | C    |
| T <sub>STG</sub>    | Storage Temperature Range            | -65 to +150        | C    |
| $T_{SDR}$           | Lead Soldering Temperature Range     | 260, 10 seconds    | C    |
| PD                  | Power Dissipation                    | Internally Limited | W    |

Notes : Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Thermal Characteristics**

| Symbol | Parameter                                          | Value | Unit  |
|--------|----------------------------------------------------|-------|-------|
| θја    | Thermal Resistance -Junction to Ambient<br>WLCSP-9 | 165   | °C /W |

### **Recommended Operating Conditions**

|                                               |    | Min. | Max. | Unit |
|-----------------------------------------------|----|------|------|------|
| Supply Voltage V <sub>DD</sub>                |    | 2.5  | 5.5  | V    |
| High level threshold voltage, V <sub>IH</sub> | SD | 2    |      | V    |
| Low level threshold voltage, VIL              | SD |      | 0.8  | V    |



## **Electrical Characteristics**

 $\rm V_{\rm DD}{=}5V,$  GND=0V,  $\rm T_{A}{=}$  25  $\rm \ensuremath{\mathbb{C}}$  (unless otherwise noted)

| Symbol                  | Parameter                                   | Test Condition                                                                            | Min. | Тур.         | Max. | Unit     |
|-------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------|------|--------------|------|----------|
| V <sub>DD</sub>         | Supply Voltage                              |                                                                                           | 2.5  |              | 5.5  | V        |
| I <sub>DD</sub>         | Supply Current                              |                                                                                           |      | 1.5          | 2.5  | mA       |
| I <sub>SD</sub>         | Shutdown Current                            | $\overline{SD} = 0V$                                                                      |      | 1            |      | μA       |
| h                       | Input current                               | SD                                                                                        |      | 0.1          |      | μA       |
| VDD=5V,TA               | =25 C                                       |                                                                                           | 1    | ł            | I    | 1        |
| Po                      | Output Power                                | THD+N = 1%, f = 1KHz<br>R <sub>L</sub> = 8 $\Omega$                                       | 1    | 1.1          |      | - W      |
| FU                      |                                             | $\overline{THD}$ +N = 10%, f = 1KHz<br>R <sub>L</sub> = 8 $\Omega$                        |      | 1.4          |      | VV       |
| THD+N                   | Total Harmonic<br>Distortion Pulse<br>Noise | f = 1KHz<br>P <sub>O</sub> = 0.85W, R <sub>L</sub> = 8Ω                                   |      | 0.05         |      | %        |
| PSRR                    | Power Supply<br>Rejection Ratio             | $C_B = 2.2 \mu F$ , $R_L = 8\Omega$ ,<br>f = 120Hz                                        |      | 90           |      | dB       |
| Vos                     | Output Offset<br>Voltage                    | $R_L = 8\Omega$                                                                           |      |              | 20   | mV       |
| S/N                     |                                             | With A-weighted Filter $P_0 = 0.85W$ , $R_L = 8\Omega$                                    |      | 99           |      | dB       |
| Vn                      | Noise Output Voltage                        | C <sub>B</sub> = 2.2μF                                                                    |      | 20           |      | μV (rms) |
| V <sub>DD</sub> =3.6V,1 | Г <sub>А</sub> =25 С                        |                                                                                           |      |              |      |          |
| Po                      | Output Power                                | $THD+N = 1\%, f = 1KHz$ $R_L = 4\Omega$ $R_L = 8\Omega$                                   |      | 0.8<br>0.6   |      | - W      |
| 10                      |                                             | THD+N = 10%, f = 1KHz<br>$R_L = 4\Omega$<br>$R_L = 8\Omega$                               |      | 1<br>0.7     |      |          |
| THD+N                   | Total Harmonic<br>Distortion Pulse<br>Noise | $      f = 1 KHz         P_O = 0.6W, R_L = 4 \Omega         P_O = 0.43W, R_L = 8 \Omega $ |      | 0.09<br>0.05 |      | %        |
| PSRR                    | Power Supply<br>Rejection Ratio             | $C_B = 1\mu F, R_L = 8\Omega,$<br>f = 120Hz                                               |      | 80           |      | dB       |
| Vos                     | Output Offset Voltage                       | $R_L = 8\Omega$                                                                           |      |              | 20   | mV       |
| S/N                     |                                             | With A-weighted Filter $P_0$ = 0.43W, $R_L$ = 8 $\Omega$ ,                                |      | 96           |      | dB       |
| Vn                      | Noise Output Voltage                        | C <sub>B</sub> = 2.2μF                                                                    |      | 20           |      | μV (rms) |



# **Electrical Characteristics (Cont.)**

 $\rm V_{\rm DD}{=}5V,$  GND=0V,  $\rm T_{A}{=}$  25  $\rm \ensuremath{\mathbb{C}}$  (unless otherwise noted)

| Symbol                 | Parameter                                   | Test Condition                                                                      | Min. | Тур.         | Max. | Unit        |
|------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|------|--------------|------|-------------|
| V <sub>DD</sub> =2.5V, | Г <sub>А</sub> =25 С                        |                                                                                     |      |              |      |             |
| Po                     | Output Power                                | THD+N = 1%, f = 1KHz<br>$R_L = 4\Omega$<br>$R_L = 8\Omega$<br>THD+N = 10%, f = 1KHz |      | 0.36<br>0.27 |      | W           |
|                        |                                             | $R_{L} = 4\Omega$ $R_{L} = 8\Omega$                                                 |      | 0.46<br>0.34 |      |             |
| THD+N                  | Total Harmonic<br>Distortion Pulse<br>Noise | f = 1KHz<br>$P_0 = 0.26W$ , $R_L = 4Ω$<br>$P_0 = 0.2W$ , $R_L = 8Ω$                 |      | 0.1<br>0.08  |      | %           |
| PSRR                   | Power Supply<br>Rejection Ratio             | $C_B = 2.2\mu F, R_L = 8\Omega,$<br>f = 120Hz                                       |      | 58           |      | dB          |
| Vos                    | Output Offset Voltage                       | $R_L = 4\Omega$                                                                     |      |              | 20   | mV          |
| S/N                    |                                             | With A-weighted Filter $P_0 = 0.2W$ , $R_L = 8\Omega$                               |      | 93           |      | dB          |
| Vn                     | Noise Output Voltage                        | $C_B = 2.2 \mu F$                                                                   |      | 20           |      | μV<br>(rms) |

# **Pin Descriptions**

| Р   | in              | 1/0 | Eurotion Description                                                                               |  |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------|--|
| NO. | Name            | 1/0 | Function Description                                                                               |  |
| A1  | INN             | I   | The inverting input of amplifier. INN is used as audio input terminal, typically.                  |  |
| A2  | V <sub>OP</sub> | 0   | The positive output terminal of BTL amplifier.                                                     |  |
| A3  | INP             | I   | The non-inverting input of amplifier. INP is tied to VB terminal for single-end (SE) input signal. |  |
| B1  | GND             | -   | Ground connection for circuitry.                                                                   |  |
| B2  | GND             | -   | Ground connection for circuitry.                                                                   |  |
| B3  | V <sub>DD</sub> | -   | Supply voltage input pin                                                                           |  |
| C1  | V <sub>B</sub>  | -   | Bypass pin                                                                                         |  |
| C2  | V <sub>ON</sub> | 0   | The negative output terminal of BTL amplifier.                                                     |  |
| C3  | SD              | I   | Shutdown mode control signal input, place entire IC in shutdown mode when held low.                |  |



# **Typical Application Circuit**





Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007 6



### **Typical Operating Characteristics**



(%) N+OH (%) N+

THD +N vs. Output Power

Output Power (W)

THD +N vs. Output Power







Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007







THD +N vs. Output Power



Output Power (W)

THD +N vs. Output Power



Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007







Frequency Response



PSRR vs. Frequency



Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007

www.anpec.com.tw





Shutdown Attenuation vs. Frequency



Shutdown Attenuation vs. Frequency



PSRR vs. Frequency



Shutdown Attenuation vs. Frequency



Output Noise Voltage vs. Frequency



Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007





Output Power vs. Supply Voltage



Supply Voltage (V)

Power Dissipation vs. Output Power



Output Noise Voltage vs. Frequency



Output Power vs. Supply Voltage



Power Dissipation vs. Output Power



Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007





Bypass Voltage vs. Supply Voltage



Cuppiy Voltage (V)

Power On Waveform



Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007

2.0 A,=6dB No load

Supply Current vs. Supply Voltage



Shutdown Current vs. Supply Voltage



Power Off Waveform





### **Application Descriptions**

#### **BTL Operation**



Figure1: APA0712 power amplifier internal configuration

The power amplifier OP1 gain is set by external gain setting, while the second amplifier OP2 is internally fixed in a unity-gain, inverting configuration. Figure 1 shows that the output of OP1 is connected to the input to OP2, which results in the output signals of with both amplifiers with identical in magnitude, but out of phase 180°. Consequently, the differential gain for each channel is 2X (Gain of SE mode).

By driving the load differentially through outputs  $V_{oP}$  and  $V_{oN}$ , an amplifier configuration commonly referred to as bridged mode is established. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to ground.

A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus doubling the output swing for a specified supply voltage. Four times the output power is possible as compared to a SE amplifier under the same conditions.

A BTL configuration, such as the one used in APA0712, also creates a second advantage over SE amplifiers. Since the differential outputs,  $V_{OP}$ ,  $V_{ON}$  are biased at half supply, no need DC voltage exists across the load. This eliminates the need for an output coupling capacitor, which is required in a single supply, SE configuration.

### Input Resistance, R<sub>i</sub>

The gain of the APA0712 is set by the external resistors ( $R_i$  and  $R_i$ ).

$$BTL Gain = -2 \times \frac{R_f}{R_i}$$
(1)

BTL mode operation brings the factor of 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. The input resistance will affect the low frequency performance of audio signal.

### Input Capacitor, C

In the typical application an input capacitor, C, is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case, C<sub>i</sub> and the minimum input impedance R<sub>i</sub> from a high-pass filter with the corner frequency determined in the follow equation:

$$F_{C(highpass)} = \frac{1}{2\pi R_i C_i}$$
(2)

The value of  $C_i$  is important to consider as it directly affects the low frequency performance of the circuit. Consider the example where  $R_i$  is  $20k\Omega$  and the specification calls for a flat bass response down to 40Hz. Equation is reconfigured as follow:

$$C_{i} = \frac{1}{2\pi R_{i}F_{c}}$$
(3)

Consider to input resistance variation, the C<sub>i</sub> is  $0.2\mu$ F so one would likely choose a value in the range of  $0.22\mu$ F to  $1.0\mu$ F.A further consideration for this capacitor is the leakage path from the input source through the input network (R<sub>i</sub> + R<sub>r</sub>, C<sub>i</sub>) to the load.

This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level there is held

Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007



## **Application Descriptions (Cont.)**

#### Input Capacitor, C<sub>i</sub> (Cont.)

at  $V_{DD}/2$ , which is likely higher that the source DC level. Please note that it is important to confirm the capacitor polarity in the application.

### Effective Bypass Capacitor, C<sub>B</sub>

As other power amplifiers, proper supply by- passing is critical for low noise performance and high power supply rejection.

The capacitors located on the bypass and power supply pins should be as close to the device as possible. The effect of a larger half supply bypass capacitor will improve PSRR due to increased half-supply stability. Typical application employ a 5V regulator with 1.0 $\mu$ F and a 0.1 $\mu$ F bypass as supply filtering. This does not eliminate the need for bypassing the supply nodes of the APA0712. The selection of bypass capacitors, especially C<sub>B</sub>, is thus dependent upon desired PSRR requirements, click and pop performance.

To avoid start-up pop noise occurred, the bypass voltage should rise slower than the input bias voltage and the relationship shown in equation (4) should be maintained

$$C_{B} \frac{V_{B}}{65\mu A} + 50mS > 2\pi (R_{i} + R_{f})C_{i}$$
 (4)

The bypass capacitor is fed from an  $80k\Omega$  resistor inside the amplifier. Bypass capacitor, C<sub>B</sub>, values of 1µF to 2.2µF ceramic or tantalum low-ESR capacitors are recommended for the best THD+N and noise performance. The bypass capacitance also effects to the start up time. It is determined in the following equation

$$T_{\text{start up}} = C_{\text{B}} \frac{V_{\text{B}}}{65\mu\text{A}} + 50\text{mS}$$
 (5)

#### Power Supply Decoupling, C<sub>s</sub>

The APA0712 is a high-performance CMOS audio

amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD+N) is as low as possible. Power supply decoupling also prevents the oscillations causing by long lead length between the amplifier and the speaker.

The optimum decoupling is achieved by using two different type capacitors that target on different type of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series- resistance (ESR) ceramic capacitor, typically  $0.1\mu$ F placed as close as possible to the device V<sub>DD</sub> lead works best. For filtering lower frequency noise signals, a large aluminum electrolytic capacitor of  $10\mu$ F or greater placed near the audio power amplifier is recommended.

### **Optimizing Depop Circuitry**

Circuitry has been included in the APA0712 to minimize the amount of popping noise at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. In order to eliminate clicks and pops, all capacitors must be fully discharged before turn-on.

Rapid on/off switching of the device or the shutdown function will cause the click and pop circuitry. The value of  $C_i$  will also affect turn-on pops (refer to Effective Bypass Capacitance). The bypass voltage rise up should be slower than input bias voltage. Although the bypass pin current source cannot be modified, the size of  $C_B$  can be changed to alter the device turn-on time and the amount of clicks and pops. By increasing the value of  $C_B$ , turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is to increase the turn-on time for this device. There is a linear relationship between the size of  $C_B$  and the turn-on time.

In the most cases, choosing a small value of C<sub>i</sub> in the



# **Application Descriptions (Cont.)**

#### **Optimizing Depop Circuitry (Cont.)**

range of  $0.22\mu$ F to  $0.47\mu$ F, C<sub>B</sub> being equal to  $2.2\mu$ F should produce a virtually click-less and pop-less turn-on.

A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain. So it is advantageous to use low-gain configurations.

#### **Shutdown Function**

In order to reduce power consumption while not in use, the APA0712 contains a shutdown function to externally turn off the amplifier bias circuitry. This shutdown feature turns the amplifier off when logic low is placed on the  $\overline{SD}$  pin for APA0712. The trigger point between a logic high and logic low level is typically 0.4V<sub>DD</sub>. It is best to switch between ground and the supply voltage V<sub>DD</sub> to provide maximum device performance. By switching the  $\overline{SD}$  pin to low level, the amplifier enters a low-consumption-current state, I<sub>DD</sub> for APA0712 is in shutdown mode. On normal operating, APA0712's  $\overline{SD}$  pin should pull to high level to keeping the IC out of the shutdown mode. The  $\overline{SD}$  pin should be tied to a definite voltage to avoid unwanted state changes.

#### **BTL Amplifier Efficiency**

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. The following equations are the basis for calculating amplifier efficiency.

$$Efficiency = \frac{P_{O}}{P_{SUP}}$$
(6)

Where:

$$P_{O} = \frac{V_{O.RMS}^{2}}{R_{I}} = \frac{V_{P}^{2}}{2R_{I}}$$
(7)

$$V_{O.RMS} = \frac{V_{P}}{\sqrt{2}}$$
(8)

$$P_{SUP} = V_{DD} \times I_{DD,AVG} = V_{DD} \frac{2V_{P}}{\pi R_{I}}$$
(9)

Efficiency of a BTL configuration:

$$\frac{P_{O}}{P_{SUP}} = \frac{\frac{V_{P}^{2}}{2R_{L}}}{V_{DD} \times \frac{2V_{P}}{\pi R_{L}}} = \frac{\pi V_{P}}{4V_{DD}}$$
(10)

Table 1 employs equation 10 to calculate efficiencies for four different output power levels when load is  $8\Omega$ . The efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a near flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a mono 1.4W audio system with  $8\Omega$  loads and a 5V supply, the maximum draw on the power supply is almost 1.5W.

| Po (W) | Efficiency (%) | I <sub>DD</sub> (A) | V <sub>PP</sub> (V) | P <sub>D</sub> (W) |
|--------|----------------|---------------------|---------------------|--------------------|
| 0.2    | 28.34          | 0.14                | 1.79                | 0.55               |
| 0.5    | 44.94          | 0.22                | 2.83                | 0.55               |
| 0.7    | 53.12          | 0.26                | 3.35                | 0.50               |
| 1.0    | 63.59          | 0.32                | 4.00                | 0.35               |

\*\*High peak voltages cause the THD+N to increase.

Table 1. Efficiency Vs Output Power in 5-V/8 $\Omega$  Differential Amplifier Systems

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in equation10,  $V_{DD}$  is in the denominator.

This indicates that as  $V_{\text{DD}}$  goes down, efficiency goes up. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

#### Power Dissipation

Whether the power amplifier is operated in BTL or SE modes, power dissipation is a major concern. In equa-



# **Application Descriptions (Cont.)**

#### **Power Dissipation (Cont.)**

tion11 states the maximum power dissipation point for a SE mode operating at a given supply voltage and driving a specified load.

SE mode: 
$$P_{D,MAX} = \frac{V_{DD}^2}{2\pi^2 R_L}$$
 (11)

In BTL mode operation, the output voltage swing is doubled as in SE mode. Thus the maximum power dissipation point for a BTL mode operating at the same given conditions is 4 times as in SE mode.

BTL mode: 
$$P_{D.MAX} = 2 \frac{V_{DD}^2}{\pi^2 R_L}$$
 (12)

Even with this substantial increase in power dissipation, the APA0712 does not require extra heat-sink. The power dissipation from equation12, assuming a 5Vpower supply and an  $8\Omega$  load, must not be greater than the power dissipation that results from the equation13:

$$\mathsf{P}_{\mathsf{D},\mathsf{MAX}} = \frac{\mathsf{T}_{\mathsf{J},\mathsf{MAX}} - \mathsf{T}_{\mathsf{A}}}{\theta_{\mathsf{JA}}} \tag{13}$$

For WLCSP-9, the thermal resistance ( $\theta_{JA}$ ) is equal to 165°C/W.

Since the maximum junction temperature ( $T_{J.MAX}$ ) of APA0712 is 150°C and the ambient tem- perature ( $T_A$ ) is defined by the power system design, the maximum power dissipation, which the IC package is able to handle, can be obtained from equation13. Once the power dissipation is greater than the maximum limit ( $P_{D.MAX}$ ), the supply voltage ( $V_{DD}$ ) must be decreased, the load impedance ( $R_L$ ) must be increased or the ambient temperature should be reduced.



# Package Information

### WLCSP - 9



| Ş           | WLCSP1.5x1.5-9 |             |       |       |  |  |
|-------------|----------------|-------------|-------|-------|--|--|
| Ь<br>В<br>О | MILLIM         | MILLIMETERS |       | HES   |  |  |
| ပို         | MIN.           | MAX.        | MIN.  | MAX.  |  |  |
| Α           | 0.53           | 0.67        | 0.021 | 0.026 |  |  |
| A1          | 0.20           | 0.24        | 0.008 | 0.009 |  |  |
| A2          | 0.33           | 0.43        | 0.013 | 0.017 |  |  |
| b           | 0.29           | 0.31        | 0.011 | 0.012 |  |  |
| D           | 1.47           | 1.53        | 0.058 | 0.060 |  |  |
| Е           | 1.47           | 1.53        | 0.058 | 0.060 |  |  |
| е           | 0.50           | BSC         | 0.020 | ) BSC |  |  |



# **Carrier Tape & Reel Dimensions**



| Application          | Α                       | н                  | T1                | С                  | d        | D                 | W                 | E1                 | F                 |
|----------------------|-------------------------|--------------------|-------------------|--------------------|----------|-------------------|-------------------|--------------------|-------------------|
|                      | 178.0 <del>±2</del> .00 | 50 MIN.            | 8.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 8.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10 | 7.5 <b>±</b> 0.05 |
| WLCSP-9<br>(1.5*1.5) | P0                      | P1                 | P2                | D0                 | D1       | т                 | A0                | B0                 | K0                |
|                      | 4.0 <b>±</b> 0.10       | 12.0 <b>±</b> 0.10 | 2.0 ±0.10         | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 1.70 ±0.10        | 1.70 ±0.10         | 0.90 ±0.10        |

(mm)

# **Devices Per Unit**

| Package Type | Unit        | Devices Per Reel |
|--------------|-------------|------------------|
| WLCSP-9      | Tape & Reel | 3000             |

Copyright  $\circledcirc$  ANPEC Electronics Corp. Rev. A.2 - Aug., 2007







### **Reliability Test Program**

| Test item      | Method              | Description                   |
|----------------|---------------------|-------------------------------|
| SOLDERABILITY* | MIL-STD-883D-2003   | 245°C, 5 sec                  |
| HOLT           | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |
| PCT            | JESD-22-B, A102     | 168 Hrs, 100%RH, 121°C        |
| TST            | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |
| ESD            | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |
| Latch-Up       | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |

\* Solderability test doesn't apply to "WLCSP-9".

### **Classification Reflow Profiles**

| Profile Feature                                                                               | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |
|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|
| Average ramp-up rate<br>(T <sub>L</sub> to T <sub>P</sub> )                                   | 3°C/second max.                  | 3°C/second max.                  |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> )         | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |
| Peak/Classification Temperature (Tp)                                                          | See table 1                      | See table 2                      |
| Time within 5°C of actual<br>Peak Temperature (tp)                                            | 10-30 seconds                    | 20-40 seconds                    |
| Ramp-down Rate                                                                                | 6°C/second max.                  | 6°C/second max.                  |
| Time 25°C to Peak Temperature                                                                 | 6 minutes max.                   | 8 minutes max.                   |

Notes: All temperatures refer to topside of the package. Measured on the body surface.

Copyright © ANPEC Electronics Corp. Rev. A.2 - Aug., 2007



### **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|-------------------|--------------------------------|--------------------------------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C                                |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C                                |

Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness                                                                                                | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |  |
|------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|---------------------------------|--|
| <1.6 mm                                                                                                          | 260 +0°C*                      | 260 +0°C*                          | 260 +0°C*                       |  |
| 1.6 mm – 2.5 mm                                                                                                  | 260 +0°C*                      | 250 +0°C*                          | 245 +0°C*                       |  |
| ≥2.5 mm                                                                                                          | 250 +0°C*                      | 245 +0°C*                          | 245 +0°C*                       |  |
| * Teleranase. The device manufacturer/supplier shall assure presses competibility up to and including the stated |                                |                                    |                                 |  |

Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level.

### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838