# 41MGA and 41MPA Quad Differential Line Drivers #### **Features** - Pin-equivalent to the general-trade 26LS31 device, with improved speed, reduced power consumption, and significantly lower levels of EMI - Four line drivers per package - Meets ESDI standards - 2.5 ns maximum propagation delay - Single 5.0 V supply - Operating temperature range: 0 °C to 85 °C (See Section 9.) - 200 Mbits/s or 400 Mbits/s maximum data rates when used with the 41Lx and 41Mx receivers respectively - Logic to convert TTL input logic levels to differential, pseudo-ECL output logic levels - No line loading when Vcc = 0 V - High output driver for 50 Ω loads - 250 mA short-circuit current (typical) - <0.2 ns output skew (typical)</p> ### Description The 41MGA and 41MPA Quad Differential Line Driver integrated circuits are TTL-input-to-pseudo-ECL-differential-output line drivers used for digital data transmission over balanced transmission lines. The 41MGA requires that the customer provide a terminating resistor on their board while the 41MPA incorporates the terminating resistor on-chip. The 41MGA/41MPA devices are improved versions of the 41MG/41MP devices, resulting in reduced complementary output skew, reduced sensitivity into the inputs, and hence an improved, more symmetrical output signal and lower EMI. To accomplish these improvements, a gate was added between the input and output stages. This change results in an increase in propagation delay of 0.5 ns. The 41MGA/ 41MPA line drivers are pin equivalent to the generaltrade 26LS31, but offer increased speed, decreased power consumption, and significantly lower levels of electromagnetic interference (EMI). The packaging options that are available for the quad differential line drivers include a 16-pin DIP (41MGA, 41MPA), a 16-pin J-lead SOJ (1041MGA, 1041MPA), a 16-pin gull-wing SOIC (1141MGA, 1141MPA), and a 16-pin narrow-body gull-wing SOIC (1241MGA). #### Pin Information 12-2038 Note: The device is disabled when E = 0 and E = 1. Figure 3-4. 41MGA and 41MPA Logic Diagrams ### **Absolute Maximum Ratings** Stresses in excess of the Absolute Maximum Ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to Absolute Maximum Ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Max | Unit | |-------------------------------|--------|-----|-----|------| | Power Supply Voltage | Vcc | | 7.0 | V | | Ambient Operating Temperature | Та | 0 | 85 | °C | | Storage Temperature | Tstg | -40 | 125 | °C | ## **Handling Precautions** CAUTION: This device is susceptible to damage as a result of electrostatic discharge. Take proper precautions during both handling and testing. Follow guidelines such as JEDEC Publication No. 108-A (Dec. 1988). AT&T employs a human-body model (HBM) for ESD-susceptibility testing and protection-design evaluation. ESD voltage thresholds are dependent on the critical parameters used to define the model. The standard HBM (resistance = 1.5 k $\Omega$ , capacitance = 100 pF) is used. The HBM ESD threshold voltage presented here was obtained using this circuit. | Device | Rating | | | |---------------------|---------|--|--| | 41MGA/41MPA Drivers | >1000 V | | | #### **Electrical Characteristics** Table 3-10. 41MGA and 41MPA Power Supply Current Characteristics Ta = 0 °C to 85 °C, $Vcc = 5 V \pm 0.5 V$ . | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------|--------|-----|-----|-----|------| | Power Supply Current: | | | | | | | 41MGA* | | | | | | | All Outputs Disabled | lcc | _ | 55 | 80 | mA | | All Outputs Enabled | Icc | _ | 35 | 50 | mA | | 41MPA <sup>†</sup> | | | | | | | All Outputs Disabled | lcc | | 130 | 180 | mA | | All Outputs Enabled | lcc | _ | 160 | 220 | mA | <sup>\*</sup> Measured with no load. Table 3-11, 41MGA and 41MPA Voltage and Current Characteristics $T_A = 0$ °C to 85 °C. | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|--------------------|------|----------|------------------------|------------| | Output Voltages, Vcc = 4.5 V: | | | | | | | Low, $IoL = -8.0 \text{ mA*}$ | Vol | _ | 3.0 | Vон — 0.8 <sup>†</sup> | V | | High, loн = $-40.0 \text{ mA}^*$ | Vон | 3.0 | 4.0 | _ | [ V [ | | High Z, Iон = −1.0 mA, Vcc = 4.75 V | Voz | - | 2.0 | Vон – 0.02 | V | | Input Voltages: | | | | | | | Low, Vcc = 5.5 V | VIL <sup>‡</sup> | | _ | 0.8 | V | | High, Vcc = 4.5 V | / Vін <sup>‡</sup> | 2.0 | _ | _ | / V ( | | Clamp, Vcc = 4.5 V, Iı = -5.0 mA | Vık | 1 | _ | -1.5 | V | | Short-circuit Output Current, Vcc = 5.5 V | los§ | -100 | -250 | -350 | mA | | Input Currents, Vcc = 5.5 V: | | | | | | | Low, V <sub>I</sub> = 0.4 V | lı. | | <u> </u> | -400 | μΑ | | High, Vı = 2.7 V | lin | _ | | 20 | μ <b>Α</b> | | Reverse, Vi = 5.5 V | Ін | _ | - | 100 | μΑ | | Output Resistors, 41MPA | Ro | | 220 | 1 | Ω | <sup>\*</sup> Typical value of the output current with load for the 41MGA and the 41MPA when terminated per Figure 6-5. <sup>†</sup> The additional power dissipation is the result of integrating the termination resistors into the device. Icc is measured with a 100 Ω resistor across the driver outputs. $<sup>\</sup>dagger$ Vol must be a minimum of 0.8 V less than its complementary output. <sup>‡</sup> The input levels provide zero noise immunity and should be tested only in a static, noise-free environment. <sup>§</sup> Test must be performed one lead at a time to prevent damage to the device. ## **Timing Characteristics** ### Table 3-12. 41MGA and 41MPA Timing Characteristics (See Figures 6-1 and 6-2.) Propagation-delay test circuit connected to output (see Figure 6-6). Ta = 25 °C, Vcc = 5 V $\pm$ 0.5 V. | Symbol | Parameter | Тур | Max | Unit | |------------------|----------------------------|-----|-----|------| | | Propagation Delay: | | - | | | t <sub>P1</sub> | Input High to Output | 1.5 | 2.5 | ns | | tP2 | Input Low to Output | 1.5 | 2.5 | ns | | | Disable Time: | | | | | t <sub>PHZ</sub> | High to High Impedance | 8 | 12 | ns | | tplz | Low to Low Impedance | 8 | 12 | ns | | | Enable Time: | | | | | <b>t</b> PZH | High Impedance to High | 8 | 12 | ns | | tPZL | High Impedance to Low | 8 | 12 | ns | | tskew | Output Skew, Itp1 tp2l | 0.1 | 0.3 | ns | | $\Delta t$ skew | Difference Between Drivers | 0.2 | 0.5 | ns | | tıLн | Rise Time | | 2.0 | ns | | ttHL | Fall Time | | 2.0 | ns |